Zenode.ai Logo
CDCLVD2102RGTT - https://ti.com/content/dam/ticom/images/products/package/r/rgt0016c.png

CDCLVD2102RGTT

Active
Texas Instruments

LOW JITTER, DUAL 1:2 UNIVERSAL-TO-LVDS BUFFER 16-VQFN -40 TO 85

Deep-Dive with AI

Search across all available documentation for this part.

CDCLVD2102RGTT - https://ti.com/content/dam/ticom/images/products/package/r/rgt0016c.png

CDCLVD2102RGTT

Active
Texas Instruments

LOW JITTER, DUAL 1:2 UNIVERSAL-TO-LVDS BUFFER 16-VQFN -40 TO 85

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCLVD2102RGTTCDCLVD2102 Series
Contents-Board(s)
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Embedded-False
Frequency - Max [Max]800 MHz800 MHz
Function-Clock Buffer
InputLVPECL, LVCMOS, LVDSLVPECL, LVCMOS, LVDS
Mounting TypeSurface MountSurface Mount
Number of Circuits22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputLVDSLVDS
Package / Case16-VFQFN Exposed Pad16-VFQFN Exposed Pad
Ratio - Input:Output [custom]11
Ratio - Input:Output [custom]22
Supplied Contents-Board(s)
Supplier Device Package16-VQFN (3x3)16-VQFN (3x3)
TypeFanout Buffer (Distribution)Timing, Fanout Buffer (Distribution)
Utilized IC / Part-CDCLVD2102
Voltage - Supply [Max]2.625 V2.625 V
Voltage - Supply [Min]2.375 V2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

CDCLVD2102 Series

EVAL MODULE FOR CDCLVD2102

PartFunctionSupplied ContentsTypeContentsUtilized IC / PartEmbeddedSupplier Device PackageInputPackage / CaseVoltage - Supply [Min]Voltage - Supply [Max]Frequency - Max [Max]Operating Temperature [Min]Operating Temperature [Max]Number of CircuitsDifferential - Input:Output [custom]Differential - Input:Output [custom]Mounting TypeOutputRatio - Input:Output [custom]Ratio - Input:Output [custom]
Texas Instruments
CDCLVD2102EVM
CDCLVD2102 Clock Buffer Timing Evaluation Board
Clock Buffer
Board(s)
Timing
Board(s)
CDCLVD2102
Texas Instruments
CDCLVD2102RGTT
The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS. The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin. Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal. The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package. The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS. The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin. Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal. The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package.
Fanout Buffer (Distribution)
16-VQFN (3x3)
LVCMOS, LVDS, LVPECL
16-VFQFN Exposed Pad
2.375 V
2.625 V
800 MHz
-40 °C
85 °C
2
Surface Mount
LVDS
1
2
Texas Instruments
CDCLVD2102RGTR
The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS. The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin. Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal. The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package. The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS. The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin. Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal. The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package.
Fanout Buffer (Distribution)
16-VQFN (3x3)
LVCMOS, LVDS, LVPECL
16-VFQFN Exposed Pad
2.375 V
2.625 V
800 MHz
-40 °C
85 °C
2
Surface Mount
LVDS
1
2

Description

General part information

CDCLVD2102 Series

The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.

The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin.

Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.