
CDCLVD2102EVM
ActiveTexas Instruments
EVAL MODULE FOR CDCLVD2102
Deep-Dive with AI
Search across all available documentation for this part.
DocumentsDatasheet

CDCLVD2102EVM
ActiveTexas Instruments
EVAL MODULE FOR CDCLVD2102
Deep-Dive with AI
DocumentsDatasheet
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CDCLVD2102EVM | CDCLVD2102 Series |
---|---|---|
Contents | Board(s) | Board(s) |
Differential - Input:Output | - | True |
Differential - Input:Output | - | True |
Embedded | False | False |
Frequency - Max | - | 800 MHz |
Function | Clock Buffer | Clock Buffer |
Input | - | LVPECL, LVCMOS, LVDS |
Mounting Type | - | Surface Mount |
Number of Circuits | - | 2 |
Operating Temperature | - | -40 °C |
Operating Temperature | - | 85 °C |
Output | - | LVDS |
Package / Case | - | 16-VFQFN Exposed Pad |
Ratio - Input:Output | - | 1 |
Ratio - Input:Output | - | 2 |
Supplied Contents | Board(s) | Board(s) |
Supplier Device Package | - | 16-VQFN (3x3) |
Type | Timing | Timing, Fanout Buffer (Distribution) |
Utilized IC / Part | CDCLVD2102 | CDCLVD2102 |
Voltage - Supply | - | 2.375 V |
Voltage - Supply | - | 2.625 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
CDCLVD2102 Series
EVAL MODULE FOR CDCLVD2102
Part | Function | Supplied Contents | Type | Contents | Utilized IC / Part | Embedded | Supplier Device Package | Input | Package / Case | Voltage - Supply [Min] | Voltage - Supply [Max] | Frequency - Max [Max] | Operating Temperature [Min] | Operating Temperature [Max] | Number of Circuits | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Mounting Type | Output | Ratio - Input:Output [custom] | Ratio - Input:Output [custom] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Clock Buffer | Board(s) | Timing | Board(s) | CDCLVD2102 | |||||||||||||||||
Texas Instruments CDCLVD2102RGTTThe CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin.
Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.
The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package.
The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin.
Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.
The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package. | Fanout Buffer (Distribution) | 16-VQFN (3x3) | LVCMOS, LVDS, LVPECL | 16-VFQFN Exposed Pad | 2.375 V | 2.625 V | 800 MHz | -40 °C | 85 °C | 2 | Surface Mount | LVDS | 1 | 2 | |||||||
Texas Instruments CDCLVD2102RGTRThe CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin.
Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.
The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package.
The CDCLVD2102 clock buffer distributes two clock inputs (IN0, IN1) to a total of 4 pairs of differential LVDS clock outputs (OUT0, OUT3). Each buffer block consists of one input and 2 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD2102 is specifically designed for driving 50-transmission lines. If driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin.
Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with two outputs is disabled and another buffer with two outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.
The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2102 is packaged in small 16-pin, 3-mm × 3-mm QFN package. | Fanout Buffer (Distribution) | 16-VQFN (3x3) | LVCMOS, LVDS, LVPECL | 16-VFQFN Exposed Pad | 2.375 V | 2.625 V | 800 MHz | -40 °C | 85 °C | 2 | Surface Mount | LVDS | 1 | 2 |
Description
General part information
CDCLVD2102 Series
CDCLVD2102 Clock Buffer Timing Evaluation Board
Documents
Technical documentation and resources