Zenode.ai Logo
Beta
K

TMS320F28377S-Q1 Series

C2000™ Enhanced Product 32-bit MCU with 800 MIPS, 2xCPU, 2xCLA, FPU, TMU, 1 MB flash, EMIF, 16b ADC

Manufacturer: Texas Instruments

Catalog

C2000™ Enhanced Product 32-bit MCU with 800 MIPS, 2xCPU, 2xCLA, FPU, TMU, 1 MB flash, EMIF, 16b ADC

Key Features

High-Performance DaVinci Video ProcessorsUp to 1-GHz ARM® Cortex®-A8 RISC CoreUp to 750-MHz C674x™ VLIW DSPUp to 6000 MIPS and 4500 MFLOPSFully Software-Compatible with C67x+™, C64x+™ARM Cortex-A8 CoreARMv7 ArchitectureIn-Order, Dual-Issue, Superscalar Processor CoreNeon™ Multimedia ArchitectureSupports Integer and Floating PointJazelle® RCT Execution EnvironmentARM Cortex-A8 Memory Architecture32KB of Instruction and Data Caches512KB of L2 Cache64KB of RAM, 48KB of Boot ROMTMS320C674x Floating-Point VLIW DSP64 General-Purpose Registers (32-Bit)Six ALU (32-/40-Bit) Functional UnitsSupports 32-Bit Integer, SP (IEEE Single Precision/32-Bit) and DP (IEEE Double Precision/64-Bit) Floating PointSupports up to Four SP Adds Per Clock and Four DP Adds Every Two ClocksSupports up to Two Floating-Point (SP or DP) Approximate Reciprocal or Square Root Operations Per CycleTwo Multiply Functional UnitsMixed-Precision IEEE Floating-Point Multiply Supported up to:2 SP x SP → SP Per Clock2 SP x SP → DP Every Two Clocks2 SP x DP → DP Every Three Clocks2 DP x DP → DP Every Four ClocksFixed-Point Multiply Supports Two 32 x 32 Multiplies, Four 16 x 16-Bit Multiplies Including Complex Multiplies, or Eight 8 x 8-Bit Multiplies per Clock CycleC674x Two-Level Memory Architecture32KB of L1P RAM/Cache With EDC32KB of L1D RAM/Cache256KB of L2 Unified Mapped RAM/Caches With ECCSystem Memory Management Unit (MMU)Maps C674x DSP and EDMA TC Memory Accesses to System Addresses128KB of On-Chip Memory Controller (OCMC) RAMImaging Subsystem (ISS)Camera Sensor ConnectionParallel Connection for Raw (up to 16-Bit) and BT.656 or BT.1120 (8- and 16-Bit)Image Sensor Interface (ISIF) for Handling Image and Video Data From the Camera SensorResizerResizing Image and Video From 1/16x to 8xGenerating Two Different Resizing Outputs ConcurrentlyProgrammable High-Definition Video Image Coprocessing (HDVICP v2) EngineEncode, Decode, Transcode OperationsH.264, MPEG-2, VC-1, MPEG-4, SP/ASP, JPEG/MJPEGMedia ControllerControls the HDVPSS, HDVICP2, and ISSSGX530 3D Graphics EngineDelivers up to 25 MPoly/secUniversal Scalable Shader EngineDirect3D Mobile, OpenGLES 1.1 and 2.0, OpenVG 1.0, OpenMax API SupportAdvanced Geometry DMA Driven OperationProgrammable HQ Image Anti-AliasingEndiannessARM and DSP Instructions/Data – Little EndianHD Video Processing Subsystem (HDVPSS)Two 165-MHz, 2-channel HD Video Capture ModulesOne 16-/24-Bit Input or Dual 8-Bit SD Input ChannelsOne 8-/16-/24-Bit Input and One 8-Bit Only Input ChannelsTwo 165-MHz HD Video Display OutputsOne 16-, 24-, or 30-Bit Output and One 16- or 24-Bit OutputComposite or S-Video Analog OutputMacrovision® Support AvailableDigital HDMI 1.3 Transmitter With Integrated PHYAdvanced Video Processing Features Such as Scan, Format, Rate ConversionThree Graphics Layers and CompositorsDual 32-Bit DDR2/DDR3 SDRAM InterfacesSupports up to DDR2-800 and DDR3-1066Up to Eight x 8 Devices Total 2GB of Total Address SpaceDynamic Memory Manager (DMM)Programmable Multi-Zone Memory Mapping and InterleavingEnables Efficient 2D Block AccessesSupports Tiled Objects in 0°, 90°, 180°, or 270° Orientation and MirroringOptimizes Interlaced AccessesGeneral-Purpose Memory Controller (GPMC)8- or 16-Bit Multiplexed Address and Data Bus512MB of Address Space Divided Among up to 8 Chip SelectsGlueless Interface to NOR Flash, NAND Flash (BCH/Hamming Error Code Detection), SRAM and Pseudo-SRAMError Locator Module (ELM) Outside of GPMC to Provide Up to 16-Bit or 512-Byte Hardware ECC for NANDFlexible Asynchronous Protocol Control for Interface to FPGA, CPLD, ASICs, and so ForthEnhanced Direct Memory Access (EDMA) ControllerFour Transfer Controllers64 Independent DMA Channels and 8 Independent QDMA ChannelsDual Port Ethernet (10/100/1000 Mbps) With Optional SwitchIEEE 802.3 Compliant (3.3-V I/O Only)MII/RMII/GMII/RGMII Media Independent InterfacesManagement Data I/O (MDIO) ModuleReset IsolationIEEE 1588 Time-Stamping and Industrial Ethernet ProtocolsDual USB 2.0 Ports With Integrated PHYsUSB2.0 High- and Full-Speed ClientsUSB2.0 High-, Full-, and Low-Speed Hosts, or OTGSupports End Points 0–15One PCI Express 2.0 Port With Integrated PHYSingle Port With One Lane at 5.0 GT/sConfigurable as Root Complex or EndpointEight 32-Bit General-Purpose Timers (Timer1–8)One System Watchdog Timer (WDT0)Six Configurable UART/IrDA/CIR ModulesUART0 With Modem Control SignalsSupports up to 3.6864 Mbps UART0/1/2Supports up to 12 Mbps UART3/4/5SIR, MIR, FIR (4.0 MBAUD), and CIRFour Serial Peripheral Interfaces (SPIs) (up to48 MHz)Each With Four Chip SelectsThree MMC/SD/SDIO Serial Interfaces (up to48 MHz)Three Supporting up to 1-, 4-, or 8-Bit ModesDual Controller Area Network (DCAN) ModulesCAN Version 2 Part A, BFour Inter-Integrated Circuit (I2C Bus) PortsSix Multichannel Audio Serial Ports (McASPs)Dual Ten Serializer Transmit and Receive PortsQuad Four Serializer Transmit and Receive PortsDIT-Capable For S/PDIF (All Ports)Multichannel Buffered Serial Port (McBSP)Transmit and Receive Clocks up to 48 MHzTwo Clock Zones and Two Serial Data PinsSupports TDM, I2S, and Similar FormatsSerial ATA (SATA) 3.0 Gbps Controller With Integrated PHYDirect Interface to One Hard Disk DriveHardware-Assisted Native Command Queuing (NCQ) from up to 32 EntriesSupports Port Multiplier and Command-Based SwitchingReal-Time Clock (RTC)One-Time or Periodic Interrupt GenerationUp to 128 General-Purpose I/O (GPIO) PinsOne Spin Lock Module with up to 128 Hardware SemaphoresOne Mailbox Module with 12 MailboxesOn-Chip ARM ROM Bootloader (RBL)Power, Reset, and Clock ManagementMultiple Independent Core Power DomainsMultiple Independent Core Voltage DomainsSupport for Three Operating Points (OPP100, OPP120, OPP166) per Voltage DomainClock Enable and Disable Control for Subsystems and Peripherals32KB of Embedded Trace Buffer (ETB) and5-Pin Trace Interface for DebugIEEE 1149.1 (JTAG) Compatible684-Pin Pb-Free BGA Package (CYE Suffix), 0.8-mm Ball Pitch With Via Channel Technology to Reduce PCB Cost45-nm CMOS Technology1.8- and 3.3-V Dual Voltage Buffers for General I/OHigh-Performance DaVinci Video ProcessorsUp to 1-GHz ARM® Cortex®-A8 RISC CoreUp to 750-MHz C674x™ VLIW DSPUp to 6000 MIPS and 4500 MFLOPSFully Software-Compatible with C67x+™, C64x+™ARM Cortex-A8 CoreARMv7 ArchitectureIn-Order, Dual-Issue, Superscalar Processor CoreNeon™ Multimedia ArchitectureSupports Integer and Floating PointJazelle® RCT Execution EnvironmentARM Cortex-A8 Memory Architecture32KB of Instruction and Data Caches512KB of L2 Cache64KB of RAM, 48KB of Boot ROMTMS320C674x Floating-Point VLIW DSP64 General-Purpose Registers (32-Bit)Six ALU (32-/40-Bit) Functional UnitsSupports 32-Bit Integer, SP (IEEE Single Precision/32-Bit) and DP (IEEE Double Precision/64-Bit) Floating PointSupports up to Four SP Adds Per Clock and Four DP Adds Every Two ClocksSupports up to Two Floating-Point (SP or DP) Approximate Reciprocal or Square Root Operations Per CycleTwo Multiply Functional UnitsMixed-Precision IEEE Floating-Point Multiply Supported up to:2 SP x SP → SP Per Clock2 SP x SP → DP Every Two Clocks2 SP x DP → DP Every Three Clocks2 DP x DP → DP Every Four ClocksFixed-Point Multiply Supports Two 32 x 32 Multiplies, Four 16 x 16-Bit Multiplies Including Complex Multiplies, or Eight 8 x 8-Bit Multiplies per Clock CycleC674x Two-Level Memory Architecture32KB of L1P RAM/Cache With EDC32KB of L1D RAM/Cache256KB of L2 Unified Mapped RAM/Caches With ECCSystem Memory Management Unit (MMU)Maps C674x DSP and EDMA TC Memory Accesses to System Addresses128KB of On-Chip Memory Controller (OCMC) RAMImaging Subsystem (ISS)Camera Sensor ConnectionParallel Connection for Raw (up to 16-Bit) and BT.656 or BT.1120 (8- and 16-Bit)Image Sensor Interface (ISIF) for Handling Image and Video Data From the Camera SensorResizerResizing Image and Video From 1/16x to 8xGenerating Two Different Resizing Outputs ConcurrentlyProgrammable High-Definition Video Image Coprocessing (HDVICP v2) EngineEncode, Decode, Transcode OperationsH.264, MPEG-2, VC-1, MPEG-4, SP/ASP, JPEG/MJPEGMedia ControllerControls the HDVPSS, HDVICP2, and ISSSGX530 3D Graphics EngineDelivers up to 25 MPoly/secUniversal Scalable Shader EngineDirect3D Mobile, OpenGLES 1.1 and 2.0, OpenVG 1.0, OpenMax API SupportAdvanced Geometry DMA Driven OperationProgrammable HQ Image Anti-AliasingEndiannessARM and DSP Instructions/Data – Little EndianHD Video Processing Subsystem (HDVPSS)Two 165-MHz, 2-channel HD Video Capture ModulesOne 16-/24-Bit Input or Dual 8-Bit SD Input ChannelsOne 8-/16-/24-Bit Input and One 8-Bit Only Input ChannelsTwo 165-MHz HD Video Display OutputsOne 16-, 24-, or 30-Bit Output and One 16- or 24-Bit OutputComposite or S-Video Analog OutputMacrovision® Support AvailableDigital HDMI 1.3 Transmitter With Integrated PHYAdvanced Video Processing Features Such as Scan, Format, Rate ConversionThree Graphics Layers and CompositorsDual 32-Bit DDR2/DDR3 SDRAM InterfacesSupports up to DDR2-800 and DDR3-1066Up to Eight x 8 Devices Total 2GB of Total Address SpaceDynamic Memory Manager (DMM)Programmable Multi-Zone Memory Mapping and InterleavingEnables Efficient 2D Block AccessesSupports Tiled Objects in 0°, 90°, 180°, or 270° Orientation and MirroringOptimizes Interlaced AccessesGeneral-Purpose Memory Controller (GPMC)8- or 16-Bit Multiplexed Address and Data Bus512MB of Address Space Divided Among up to 8 Chip SelectsGlueless Interface to NOR Flash, NAND Flash (BCH/Hamming Error Code Detection), SRAM and Pseudo-SRAMError Locator Module (ELM) Outside of GPMC to Provide Up to 16-Bit or 512-Byte Hardware ECC for NANDFlexible Asynchronous Protocol Control for Interface to FPGA, CPLD, ASICs, and so ForthEnhanced Direct Memory Access (EDMA) ControllerFour Transfer Controllers64 Independent DMA Channels and 8 Independent QDMA ChannelsDual Port Ethernet (10/100/1000 Mbps) With Optional SwitchIEEE 802.3 Compliant (3.3-V I/O Only)MII/RMII/GMII/RGMII Media Independent InterfacesManagement Data I/O (MDIO) ModuleReset IsolationIEEE 1588 Time-Stamping and Industrial Ethernet ProtocolsDual USB 2.0 Ports With Integrated PHYsUSB2.0 High- and Full-Speed ClientsUSB2.0 High-, Full-, and Low-Speed Hosts, or OTGSupports End Points 0–15One PCI Express 2.0 Port With Integrated PHYSingle Port With One Lane at 5.0 GT/sConfigurable as Root Complex or EndpointEight 32-Bit General-Purpose Timers (Timer1–8)One System Watchdog Timer (WDT0)Six Configurable UART/IrDA/CIR ModulesUART0 With Modem Control SignalsSupports up to 3.6864 Mbps UART0/1/2Supports up to 12 Mbps UART3/4/5SIR, MIR, FIR (4.0 MBAUD), and CIRFour Serial Peripheral Interfaces (SPIs) (up to48 MHz)Each With Four Chip SelectsThree MMC/SD/SDIO Serial Interfaces (up to48 MHz)Three Supporting up to 1-, 4-, or 8-Bit ModesDual Controller Area Network (DCAN) ModulesCAN Version 2 Part A, BFour Inter-Integrated Circuit (I2C Bus) PortsSix Multichannel Audio Serial Ports (McASPs)Dual Ten Serializer Transmit and Receive PortsQuad Four Serializer Transmit and Receive PortsDIT-Capable For S/PDIF (All Ports)Multichannel Buffered Serial Port (McBSP)Transmit and Receive Clocks up to 48 MHzTwo Clock Zones and Two Serial Data PinsSupports TDM, I2S, and Similar FormatsSerial ATA (SATA) 3.0 Gbps Controller With Integrated PHYDirect Interface to One Hard Disk DriveHardware-Assisted Native Command Queuing (NCQ) from up to 32 EntriesSupports Port Multiplier and Command-Based SwitchingReal-Time Clock (RTC)One-Time or Periodic Interrupt GenerationUp to 128 General-Purpose I/O (GPIO) PinsOne Spin Lock Module with up to 128 Hardware SemaphoresOne Mailbox Module with 12 MailboxesOn-Chip ARM ROM Bootloader (RBL)Power, Reset, and Clock ManagementMultiple Independent Core Power DomainsMultiple Independent Core Voltage DomainsSupport for Three Operating Points (OPP100, OPP120, OPP166) per Voltage DomainClock Enable and Disable Control for Subsystems and Peripherals32KB of Embedded Trace Buffer (ETB) and5-Pin Trace Interface for DebugIEEE 1149.1 (JTAG) Compatible684-Pin Pb-Free BGA Package (CYE Suffix), 0.8-mm Ball Pitch With Via Channel Technology to Reduce PCB Cost45-nm CMOS Technology1.8- and 3.3-V Dual Voltage Buffers for General I/O

Description

AI
The TMS320C672x is the next generation of Texas Instruments' C67x generation of high-performance 32-/64-bit floating-point digital signal processors. The TMS320C672x includes the TMS320C6727B, TMS320C6726B, TMS320C6722B, and TMS320C6720 devices.(1) Enhanced C67x+ CPU. The C67x+ CPU is an enhanced version of the C67x CPU used on the C671x DSPs. It is compatible with the C67x CPU but offers significant improvements in speed, code density, and floating-point performance per clock cycle. At 350 MHz, the CPU is capable of a maximum performance of 2800 MIPS/2100 MFLOPS by executing up to eight instructions (six of which are floating-point instructions) in parallel each cycle. The CPU natively supports 32-bit fixed-point, 32-bit single-precision floating-point, and 64-bit double-precision floating-point arithmetic. Efficient Memory System. The memory controller maps the large on-chip 256K-byte RAM and 384K-byte ROM as unified program/data memory. Development is simplified since there is no fixed division between program and data memory size as on some other devices. The memory controller supports single-cycle data accesses from the C67x+ CPU to the RAM and ROM. Up to three parallel accesses to the internal RAM and ROM from three of the following four sources are supported: The large (32K-byte) program cache translates to a high hit rate for most applications. This prevents most program/data access conflicts to the on-chip memory. It also enables effective program execution from an off-chip memory such as an SDRAM. High-Performance Crossbar Switch. A high-performance crossbar switch acts as a central hub between the different bus masters (CPU, dMAX, UHPI) and different targets (peripherals and memory). The crossbar is partially connected; some connections are not supported (for example, UHPI-to-peripheral connections). Multiple transfers occur in parallel through the crossbar as long as there is no conflict between bus masters for a particular target. When a conflict does occur, the arbitration is a simple and deterministic fixed-priority scheme. The dMAX is given highest-priority since it is responsible for the most time-critical I/O transfers, followed next by the UHPI, and finally by the CPU. dMAX Dual Data Movement Accelerator. The dMAX is a module designed to perform Data Movement Acceleration. The Data Movement Accelerator (dMAX) controller handles user-programmed data transfers between the internal data memory controller and the device peripherals on the C672x DSPs. The dMAX allows movement of data to/from any addressable memory space including internal memory, peripherals, and external memory. The dMAX controller includes features such as the capability to perform three-dimensional data transfers for advanced data sorting, and the capability to manage a section of the memory as a circular buffer/FIFO with delay-tap based reading and writing of data. The dMAX controller is capable of concurrently processing two transfer requests (provided that they are to/from different source/destinations). External Memory Interface (EMIF) for Flexibility and Expansion. The external memory interface on the C672x supports a single bank of SDRAM and a single bank of asynchronous memory. The EMIF data width is 16 bits wide on the C6726B, C6722B, and C6720 and 32 bits wide on the C6727B. SDRAM support includes x16 and x32 SDRAM devices with 1, 2, or 4 banks. The C6726B, C6722B, and C6720 support SDRAM devices up to 128M bits. The C6727B extends SDRAM support to 256M-bit and 512M-bit devices. Asynchronous memory support is typically used to boot from a parallel non-multiplexed NOR flash device that can be 8, 16, or 32 bits wide. Booting from larger flash devices than are natively supported by the dedicated EMIF address lines is accomplished by using general-purpose I/O pins for upper address lines. The asynchronous memory interface can also be configured to support 8- or 16-bit-wide NAND flash. It includes a hardware ECC calculation (for single-bit errors) that can operate on blocks of data up to 512 bytes. Universal Host-Port Interface (UHPI) for High-Speed Parallel I/O. The Universal Host-Port Interface (UHPI) is a parallel interface through which an external host CPU can access memories on the DSP. Three modes are supported by the C672x UHPI: The UHPI can also be restricted to accessing a single page (64K bytes) of memory anywhere in the address space of the C672x; this page can be changed, but only by the C672x CPU. This feature allows the UHPI to be used for high-speed data transfers even in systems where security is an important requirement. The UHPI is only available on the C6727B. Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2) - Up to 16 Stereo Channels I2S.The multichannel audio serial port (McASP) seamlessly interfaces to CODECs, DACs, ADCs, and other devices. It supports the ubiquitous IIS format as well as many variations of this format, including time division multiplex (TDM) formats with up to 32 time slots. Each McASP includes a transmit and receive section which may operate independently or synchronously; furthermore, each section includes its own flexible clock generator and extensive error-checking logic. As data passes through the McASP, it can be realigned so that the fixed-point representation used by the application code can be independent of the representation used by the external devices without requiring any CPU overhead to make the conversion. The McASP is a configurable module and supports between 2 and 16 serial data pins. It also has the option of supporting a Digital Interface Transmitter (DIT) mode with a full 384 bits of channel status and user data memory. McASP2 is not available on the C6722B and C6720. Inter-Integrated Circuit Serial Ports (I2C0, I2C1). The C672x includes two inter-integrated circuit (I2C) serial ports. A typical application is to configure one I2C serial port as a slave to an external user-interface microcontroller. The other I2C serial port may then be used by the C672x DSP to control external peripheral devices, such as a CODEC or network controller, which are functionally peripherals of the DSP device. The two I2C serial ports are pin-multiplexed with the SPI0 serial port. Serial Peripheral Interface Ports (SPI0, SPI1). As in the case of the I2C serial ports, the C672x DSP also includes two serial peripheral interface (SPI) serial ports. This allows one SPI port to be configured as a slave to control the DSP while the other SPI serial port is used by the DSP to control external peripherals. The SPI ports support a basic 3-pin mode as well as optional 4- and 5-pin modes. The optional pins include a slave chip-select pin and an enable pin which implements handshaking automatically in hardware for maximum SPI throughput. The SPI0 port is pin-multiplexed with the two I2C serial ports (I2C0 and I2C1). The SPI1 serial port is pin-multiplexed with five of the serial data pins from McASP0 and McASP1. Real-Time Interrupt Timer (RTI). The real-time interrupt timer module includes: Clock Generation (PLL and OSC). The C672x DSP includes an on-chip oscillator that supports crystals in the range of 12 MHz to 25 MHz. Alternatively, the clock can be provided externally through the CLKIN pin. The DSP includes a flexible, software-programmable phase-locked loop (PLL) clock generator. Three different clock domains (SYSCLK1, SYSCLK2, and SYSCLK3) are generated by dividing down the PLL output. SYSCLK1 is the clock used by the CPU, memory controller, and memories. SYSCLK2 is used by the peripheral subsystem and dMAX. SYSCLK3 is used exclusively for the EMIF. (1)Throughout the remainder of the document, TMS320C6727B (or C6727B), TMS320C6726B (or C6726B), TMS320C6722B (or C6722B), and/or TMS320C6720 (or C6720) will be referred to as TMS320C672x (or C672x). The TMS320C672x is the next generation of Texas Instruments' C67x generation of high-performance 32-/64-bit floating-point digital signal processors. The TMS320C672x includes the TMS320C6727B, TMS320C6726B, TMS320C6722B, and TMS320C6720 devices.(1) Enhanced C67x+ CPU. The C67x+ CPU is an enhanced version of the C67x CPU used on the C671x DSPs. It is compatible with the C67x CPU but offers significant improvements in speed, code density, and floating-point performance per clock cycle. At 350 MHz, the CPU is capable of a maximum performance of 2800 MIPS/2100 MFLOPS by executing up to eight instructions (six of which are floating-point instructions) in parallel each cycle. The CPU natively supports 32-bit fixed-point, 32-bit single-precision floating-point, and 64-bit double-precision floating-point arithmetic. Efficient Memory System. The memory controller maps the large on-chip 256K-byte RAM and 384K-byte ROM as unified program/data memory. Development is simplified since there is no fixed division between program and data memory size as on some other devices. The memory controller supports single-cycle data accesses from the C67x+ CPU to the RAM and ROM. Up to three parallel accesses to the internal RAM and ROM from three of the following four sources are supported: The large (32K-byte) program cache translates to a high hit rate for most applications. This prevents most program/data access conflicts to the on-chip memory. It also enables effective program execution from an off-chip memory such as an SDRAM. High-Performance Crossbar Switch. A high-performance crossbar switch acts as a central hub between the different bus masters (CPU, dMAX, UHPI) and different targets (peripherals and memory). The crossbar is partially connected; some connections are not supported (for example, UHPI-to-peripheral connections). Multiple transfers occur in parallel through the crossbar as long as there is no conflict between bus masters for a particular target. When a conflict does occur, the arbitration is a simple and deterministic fixed-priority scheme. The dMAX is given highest-priority since it is responsible for the most time-critical I/O transfers, followed next by the UHPI, and finally by the CPU. dMAX Dual Data Movement Accelerator. The dMAX is a module designed to perform Data Movement Acceleration. The Data Movement Accelerator (dMAX) controller handles user-programmed data transfers between the internal data memory controller and the device peripherals on the C672x DSPs. The dMAX allows movement of data to/from any addressable memory space including internal memory, peripherals, and external memory. The dMAX controller includes features such as the capability to perform three-dimensional data transfers for advanced data sorting, and the capability to manage a section of the memory as a circular buffer/FIFO with delay-tap based reading and writing of data. The dMAX controller is capable of concurrently processing two transfer requests (provided that they are to/from different source/destinations). External Memory Interface (EMIF) for Flexibility and Expansion. The external memory interface on the C672x supports a single bank of SDRAM and a single bank of asynchronous memory. The EMIF data width is 16 bits wide on the C6726B, C6722B, and C6720 and 32 bits wide on the C6727B. SDRAM support includes x16 and x32 SDRAM devices with 1, 2, or 4 banks. The C6726B, C6722B, and C6720 support SDRAM devices up to 128M bits. The C6727B extends SDRAM support to 256M-bit and 512M-bit devices. Asynchronous memory support is typically used to boot from a parallel non-multiplexed NOR flash device that can be 8, 16, or 32 bits wide. Booting from larger flash devices than are natively supported by the dedicated EMIF address lines is accomplished by using general-purpose I/O pins for upper address lines. The asynchronous memory interface can also be configured to support 8- or 16-bit-wide NAND flash. It includes a hardware ECC calculation (for single-bit errors) that can operate on blocks of data up to 512 bytes. Universal Host-Port Interface (UHPI) for High-Speed Parallel I/O. The Universal Host-Port Interface (UHPI) is a parallel interface through which an external host CPU can access memories on the DSP. Three modes are supported by the C672x UHPI: The UHPI can also be restricted to accessing a single page (64K bytes) of memory anywhere in the address space of the C672x; this page can be changed, but only by the C672x CPU. This feature allows the UHPI to be used for high-speed data transfers even in systems where security is an important requirement. The UHPI is only available on the C6727B. Multichannel Audio Serial Ports (McASP0, McASP1, and McASP2) - Up to 16 Stereo Channels I2S.The multichannel audio serial port (McASP) seamlessly interfaces to CODECs, DACs, ADCs, and other devices. It supports the ubiquitous IIS format as well as many variations of this format, including time division multiplex (TDM) formats with up to 32 time slots. Each McASP includes a transmit and receive section which may operate independently or synchronously; furthermore, each section includes its own flexible clock generator and extensive error-checking logic. As data passes through the McASP, it can be realigned so that the fixed-point representation used by the application code can be independent of the representation used by the external devices without requiring any CPU overhead to make the conversion. The McASP is a configurable module and supports between 2 and 16 serial data pins. It also has the option of supporting a Digital Interface Transmitter (DIT) mode with a full 384 bits of channel status and user data memory. McASP2 is not available on the C6722B and C6720. Inter-Integrated Circuit Serial Ports (I2C0, I2C1). The C672x includes two inter-integrated circuit (I2C) serial ports. A typical application is to configure one I2C serial port as a slave to an external user-interface microcontroller. The other I2C serial port may then be used by the C672x DSP to control external peripheral devices, such as a CODEC or network controller, which are functionally peripherals of the DSP device. The two I2C serial ports are pin-multiplexed with the SPI0 serial port. Serial Peripheral Interface Ports (SPI0, SPI1). As in the case of the I2C serial ports, the C672x DSP also includes two serial peripheral interface (SPI) serial ports. This allows one SPI port to be configured as a slave to control the DSP while the other SPI serial port is used by the DSP to control external peripherals. The SPI ports support a basic 3-pin mode as well as optional 4- and 5-pin modes. The optional pins include a slave chip-select pin and an enable pin which implements handshaking automatically in hardware for maximum SPI throughput. The SPI0 port is pin-multiplexed with the two I2C serial ports (I2C0 and I2C1). The SPI1 serial port is pin-multiplexed with five of the serial data pins from McASP0 and McASP1. Real-Time Interrupt Timer (RTI). The real-time interrupt timer module includes: Clock Generation (PLL and OSC). The C672x DSP includes an on-chip oscillator that supports crystals in the range of 12 MHz to 25 MHz. Alternatively, the clock can be provided externally through the CLKIN pin. The DSP includes a flexible, software-programmable phase-locked loop (PLL) clock generator. Three different clock domains (SYSCLK1, SYSCLK2, and SYSCLK3) are generated by dividing down the PLL output. SYSCLK1 is the clock used by the CPU, memory controller, and memories. SYSCLK2 is used by the peripheral subsystem and dMAX. SYSCLK3 is used exclusively for the EMIF. (1)Throughout the remainder of the document, TMS320C6727B (or C6727B), TMS320C6726B (or C6726B), TMS320C6722B (or C6722B), and/or TMS320C6720 (or C6720) will be referred to as TMS320C672x (or C672x).