Zenode.ai Logo
ADC32J24IRGZT - 48-VQFN-Exposed-Pad-RGZ

ADC32J24IRGZT

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

ADC32J24IRGZT - 48-VQFN-Exposed-Pad-RGZ

ADC32J24IRGZT

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC32J24IRGZTADC32J24 Series
ArchitecturePipelinedPipelined
ConfigurationADCADC
Data InterfaceJESD204BJESD204B
FeaturesSimultaneous SamplingSimultaneous Sampling
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters22
Number of Bits1212
Number of Inputs22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Reference TypeInternal, ExternalInternal, External
Sampling Rate (Per Second)125 M125 M
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Voltage - Supply, Analog [Max]1.9 V1.9 V
Voltage - Supply, Analog [Min]1.7 V1.7 V
Voltage - Supply, Digital [Max]1.9 V1.9 V
Voltage - Supply, Digital [Min]1.7 V1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC32J24 Series

Dual-Channel, 12-Bit, 125-MSPS Analog-to-Digital Converter (ADC)

PartMounting TypePackage / CaseSupplier Device PackageNumber of A/D ConvertersInput TypeFeaturesReference TypeNumber of BitsVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]ConfigurationOperating Temperature [Min]Operating Temperature [Max]Data InterfaceSampling Rate (Per Second)Number of InputsArchitectureVoltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]
Texas Instruments
ADC32J24IRGZR
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
Surface Mount
48-VFQFN Exposed Pad
48-VQFN (7x7)
Texas Instruments
ADC32J24IRGZT
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
Surface Mount
48-VFQFN Exposed Pad
48-VQFN (7x7)
2
Differential
Simultaneous Sampling
External, Internal
12
1.7 V
1.9 V
ADC
-40 °C
85 °C
JESD204B
125 M
2
Pipelined
1.7 V
1.9 V

Description

General part information

ADC32J24 Series

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.