
ADC32J24IRGZR
ActiveDUAL-CHANNEL, 12-BIT, 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85
Deep-Dive with AI
Search across all available documentation for this part.

ADC32J24IRGZR
ActiveDUAL-CHANNEL, 12-BIT, 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC32J24IRGZR | ADC32J24 Series |
---|---|---|
Architecture | - | Pipelined |
Configuration | - | ADC |
Data Interface | - | JESD204B |
Features | - | Simultaneous Sampling |
Input Type | - | Differential |
Mounting Type | Surface Mount | Surface Mount |
Number of A/D Converters | - | 2 |
Number of Bits | - | 12 |
Number of Inputs | - | 2 |
Operating Temperature | - | -40 °C |
Operating Temperature | - | 85 °C |
Package / Case | 48-VFQFN Exposed Pad | 48-VFQFN Exposed Pad |
Reference Type | - | Internal, External |
Sampling Rate (Per Second) | - | 125 M |
Supplier Device Package | 48-VQFN (7x7) | 48-VQFN (7x7) |
Voltage - Supply, Analog | - | 1.7 V |
Voltage - Supply, Analog | - | 1.9 V |
Voltage - Supply, Digital | - | 1.7 V |
Voltage - Supply, Digital | - | 1.9 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC32J24 Series
Dual-Channel, 12-Bit, 125-MSPS Analog-to-Digital Converter (ADC)
Part | Mounting Type | Package / Case | Supplier Device Package | Number of A/D Converters | Input Type | Features | Reference Type | Number of Bits | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Configuration | Operating Temperature [Min] | Operating Temperature [Max] | Data Interface | Sampling Rate (Per Second) | Number of Inputs | Architecture | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC32J24IRGZRThe ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. | Surface Mount | 48-VFQFN Exposed Pad | 48-VQFN (7x7) | ||||||||||||||||
Texas Instruments ADC32J24IRGZTThe ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. | Surface Mount | 48-VFQFN Exposed Pad | 48-VQFN (7x7) | 2 | Differential | Simultaneous Sampling | External, Internal | 12 | 1.7 V | 1.9 V | ADC | -40 °C | 85 °C | JESD204B | 125 M | 2 | Pipelined | 1.7 V | 1.9 V |
Description
General part information
ADC32J24 Series
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.