
ADC12DC105CISQE/NOPB
ActiveDUAL-CHANNEL, 12-BIT, 105-MSPS, 1.0-GHZ INPUT BANDWIDTH ANALOG-TO-DIGITAL CONVERTER (ADC)
Deep-Dive with AI
Search across all available documentation for this part.

ADC12DC105CISQE/NOPB
ActiveDUAL-CHANNEL, 12-BIT, 105-MSPS, 1.0-GHZ INPUT BANDWIDTH ANALOG-TO-DIGITAL CONVERTER (ADC)
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC12DC105CISQE/NOPB | ADC12DC105 Series |
---|---|---|
Architecture | Pipelined | Pipelined |
Configuration | S/H-ADC | S/H-ADC |
Data Interface | Parallel | Parallel |
Features | Simultaneous Sampling | Simultaneous Sampling |
Input Type | Differential | Differential |
Mounting Type | Surface Mount | Surface Mount |
Number of A/D Converters | 2 | 2 |
Number of Bits | 12 | 12 |
Number of Inputs | 2 | 2 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Package / Case | 60-WFQFN Exposed Pad | 60-WFQFN Exposed Pad |
Ratio - S/H:ADC | 1:1 | 1:1 |
Reference Type | Internal, External | Internal, External |
Sampling Rate (Per Second) | 105 M | 105 M |
Supplier Device Package | 60-WQFN (9x9) | 60-WQFN (9x9) |
Voltage - Supply, Analog [Max] | 3.6 V | 3.6 V |
Voltage - Supply, Analog [Min] | 2.7 V | 2.7 V |
Voltage - Supply, Digital [Max] | 3.6 V | 3.6 V |
Voltage - Supply, Digital [Min] | 2.4 V | 2.4 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC12DC105 Series
Dual-Channel, 12-Bit, 105-MSPS, 1.0-GHz Input Bandwidth Analog-to-Digital Converter (ADC)
Part | Input Type | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Architecture | Reference Type | Sampling Rate (Per Second) | Features | Supplier Device Package | Mounting Type | Configuration | Data Interface | Number of Inputs | Operating Temperature [Min] | Operating Temperature [Max] | Package / Case | Voltage - Supply, Digital [Max] | Voltage - Supply, Digital [Min] | Ratio - S/H:ADC | Number of Bits | Number of A/D Converters |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC12DC105CISQ/NOPBThe ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. | Differential | 2.7 V | 3.6 V | Pipelined | External, Internal | 105 M | Simultaneous Sampling | 60-WQFN (9x9) | Surface Mount | S/H-ADC | Parallel | 2 | -40 °C | 85 °C | 60-WFQFN Exposed Pad | 3.6 V | 2.4 V | 1:1 | 12 | 2 |
Texas Instruments ADC12DC105CISQE/NOPBThe ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. | Differential | 2.7 V | 3.6 V | Pipelined | External, Internal | 105 M | Simultaneous Sampling | 60-WQFN (9x9) | Surface Mount | S/H-ADC | Parallel | 2 | -40 °C | 85 °C | 60-WFQFN Exposed Pad | 3.6 V | 2.4 V | 1:1 | 12 | 2 |
Description
General part information
ADC12DC105 Series
The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.
Documents
Technical documentation and resources