Zenode.ai Logo
ADC12DC105CISQ/NOPB - 60-WQFN

ADC12DC105CISQ/NOPB

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 105-MSPS, 1.0-GHZ INPUT BANDWIDTH ANALOG-TO-DIGITAL CONVERTER (ADC)

ADC12DC105CISQ/NOPB - 60-WQFN

ADC12DC105CISQ/NOPB

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 105-MSPS, 1.0-GHZ INPUT BANDWIDTH ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC12DC105CISQ/NOPBADC12DC105 Series
ArchitecturePipelinedPipelined
ConfigurationS/H-ADCS/H-ADC
Data InterfaceParallelParallel
FeaturesSimultaneous SamplingSimultaneous Sampling
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters22
Number of Bits1212
Number of Inputs22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Package / Case60-WFQFN Exposed Pad60-WFQFN Exposed Pad
Ratio - S/H:ADC1:11:1
Reference TypeInternal, ExternalInternal, External
Sampling Rate (Per Second)105 M105 M
Supplier Device Package60-WQFN (9x9)60-WQFN (9x9)
Voltage - Supply, Analog [Max]3.6 V3.6 V
Voltage - Supply, Analog [Min]2.7 V2.7 V
Voltage - Supply, Digital [Max]3.6 V3.6 V
Voltage - Supply, Digital [Min]2.4 V2.4 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC12DC105 Series

Dual-Channel, 12-Bit, 105-MSPS, 1.0-GHz Input Bandwidth Analog-to-Digital Converter (ADC)

PartInput TypeVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]ArchitectureReference TypeSampling Rate (Per Second)FeaturesSupplier Device PackageMounting TypeConfigurationData InterfaceNumber of InputsOperating Temperature [Min]Operating Temperature [Max]Package / CaseVoltage - Supply, Digital [Max]Voltage - Supply, Digital [Min]Ratio - S/H:ADCNumber of BitsNumber of A/D Converters
Texas Instruments
ADC12DC105CISQ/NOPB
The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
Differential
2.7 V
3.6 V
Pipelined
External, Internal
105 M
Simultaneous Sampling
60-WQFN (9x9)
Surface Mount
S/H-ADC
Parallel
2
-40 °C
85 °C
60-WFQFN Exposed Pad
3.6 V
2.4 V
1:1
12
2
Texas Instruments
ADC12DC105CISQE/NOPB
The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
Differential
2.7 V
3.6 V
Pipelined
External, Internal
105 M
Simultaneous Sampling
60-WQFN (9x9)
Surface Mount
S/H-ADC
Parallel
2
-40 °C
85 °C
60-WFQFN Exposed Pad
3.6 V
2.4 V
1:1
12
2

Description

General part information

ADC12DC105 Series

The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

The ADC12DC105 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.

The ADC12DC105 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.0V or +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12DC105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.