Zenode.ai Logo
ADC12C105CISQ/NOPB - https://ti.com/content/dam/ticom/images/products/package/r/rtv0032a.png

ADC12C105CISQ/NOPB

Active
Texas Instruments

12-BIT, 105-MSPS, 1.0-GHZ INPUT BANDWIDTH ANALOG-TO-DIGITAL CONVERTER (ADC)

Deep-Dive with AI

Search across all available documentation for this part.

ADC12C105CISQ/NOPB - https://ti.com/content/dam/ticom/images/products/package/r/rtv0032a.png

ADC12C105CISQ/NOPB

Active
Texas Instruments

12-BIT, 105-MSPS, 1.0-GHZ INPUT BANDWIDTH ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC12C105CISQ/NOPBADC12C105 Series
ArchitecturePipelinedPipelined
ConfigurationS/H-ADCS/H-ADC
Data InterfaceParallelParallel
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters11
Number of Bits1212
Number of Inputs11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Ratio - S/H:ADC1:11:1
Reference TypeInternal, ExternalInternal, External
Sampling Rate (Per Second)105 M105 M
Supplier Device Package32-WQFN (5x5)32-WQFN (5x5)
Voltage - Supply, Analog [Max]3.6 V3.6 V
Voltage - Supply, Analog [Min]2.7 V2.7 V
Voltage - Supply, Digital [Max]3.6 V3.6 V
Voltage - Supply, Digital [Min]2.4 V2.4 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC12C105 Series

12-Bit, 105-MSPS, 1.0-GHz Input Bandwidth Analog-to-Digital Converter (ADC)

PartMounting TypeNumber of InputsData InterfaceVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Operating Temperature [Min]Operating Temperature [Max]Number of BitsArchitectureVoltage - Supply, Digital [Max]Voltage - Supply, Digital [Min]Ratio - S/H:ADCSupplier Device PackageReference TypeSampling Rate (Per Second)ConfigurationInput TypeNumber of A/D Converters
Texas Instruments
ADC12C105CISQE/NOPB
The ADC12C105 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12C105 may be operated from a single +3.0V or +3.3V power supply and consumes low power. A separate +2.5V supply may be used for the digital output interface which allows lower power operation with reduced noise. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs accept a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12C105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12C105 is available in a 32-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. The ADC12C105 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12C105 may be operated from a single +3.0V or +3.3V power supply and consumes low power. A separate +2.5V supply may be used for the digital output interface which allows lower power operation with reduced noise. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs accept a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12C105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12C105 is available in a 32-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
Surface Mount
1
Parallel
2.7 V
3.6 V
-40 °C
85 °C
12
Pipelined
3.6 V
2.4 V
1:1
32-WQFN (5x5)
External, Internal
105 M
S/H-ADC
Differential
1
Texas Instruments
ADC12C105CISQ/NOPB
The ADC12C105 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12C105 may be operated from a single +3.0V or +3.3V power supply and consumes low power. A separate +2.5V supply may be used for the digital output interface which allows lower power operation with reduced noise. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs accept a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12C105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12C105 is available in a 32-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. The ADC12C105 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12C105 may be operated from a single +3.0V or +3.3V power supply and consumes low power. A separate +2.5V supply may be used for the digital output interface which allows lower power operation with reduced noise. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs accept a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12C105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles. The ADC12C105 is available in a 32-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
Surface Mount
1
Parallel
2.7 V
3.6 V
-40 °C
85 °C
12
Pipelined
3.6 V
2.4 V
1:1
32-WQFN (5x5)
External, Internal
105 M
S/H-ADC
Differential
1

Description

General part information

ADC12C105 Series

The ADC12C105 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at rates up to 105 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12C105 may be operated from a single +3.0V or +3.3V power supply and consumes low power.

A separate +2.5V supply may be used for the digital output interface which allows lower power operation with reduced noise. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs accept a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC12C105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

The ADC12C105 is available in a 32-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.