
CDCVF2510PWR
Active3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 10 OUTPUTS FOR DRAM APPLICATIONS
Deep-Dive with AI
Search across all available documentation for this part.

CDCVF2510PWR
Active3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH 10 OUTPUTS FOR DRAM APPLICATIONS
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CDCVF2510PWR | CDCVF2510 Series |
---|---|---|
Differential - Input:Output [custom] | False | False |
Differential - Input:Output [custom] | False | False |
Divider/Multiplier [custom] | False | False |
Divider/Multiplier [custom] | False | False |
Frequency - Max [Max] | 175 MHz | 175 MHz |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | 0 °C | 0 °C |
Output | LVTTL | LVTTL |
Package / Case | 24-TSSOP | 24-TSSOP |
Package / Case [y] | 4.4 mm | 4.4 mm |
Package / Case [y] | 0.173 " | 0.173 " |
PLL | Yes with Bypass | Yes with Bypass |
Ratio - Input:Output [custom] | 11 | 11 |
Ratio - Input:Output [custom] | 2 | 2 |
Supplier Device Package | 24-TSSOP | 24-TSSOP |
Type | PLL Clock Driver | PLL Clock Driver |
Voltage - Supply [Max] | 3.6 V | 3.6 V |
Voltage - Supply [Min] | 3 V | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Cut Tape (CT) | 1 | $ 7.15 | |
Digi-Reel® | 1 | $ 7.15 | ||
Tape & Reel (TR) | 2000 | $ 3.91 | ||
Texas Instruments | LARGE T&R | 1 | $ 5.47 | |
100 | $ 4.46 | |||
250 | $ 3.51 | |||
1000 | $ 2.98 |
CDCVF2510 Series
3.3-V phase-lock loop clock driver with power down mode
Part | Ratio - Input:Output [custom] | Ratio - Input:Output [custom] | Divider/Multiplier [custom] | Divider/Multiplier [custom] | PLL | Type | Supplier Device Package | Voltage - Supply [Max] | Voltage - Supply [Min] | Mounting Type | Number of Circuits | Frequency - Max [Max] | Output | Package / Case [y] | Package / Case [y] | Package / Case | Operating Temperature [Min] | Operating Temperature [Max] | Differential - Input:Output [custom] | Differential - Input:Output [custom] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CDCVF2510APW | 11 | 2 | Yes with Bypass | PLL Clock Driver | 24-TSSOP | 3.6 V | 3 V | Surface Mount | 1 | 175 MHz | LVTTL | 4.4 mm | 0.173 " | 24-TSSOP | 0 °C | 85 °C | ||||
Texas Instruments CDCVF2510PWG4 | 11 | 2 | Yes with Bypass | PLL Clock Driver | 24-TSSOP | 3.6 V | 3 V | Surface Mount | 1 | 175 MHz | LVTTL | 4.4 mm | 0.173 " | 24-TSSOP | 0 °C | 85 °C | ||||
Texas Instruments CDCVF2510APWR | 11 | 2 | Yes with Bypass | PLL Clock Driver | 24-TSSOP | 3.6 V | 3 V | Surface Mount | 1 | 175 MHz | LVTTL | 4.4 mm | 0.173 " | 24-TSSOP | 0 °C | 85 °C | ||||
Texas Instruments CDCVF2510PWR | 11 | 2 | Yes with Bypass | PLL Clock Driver | 24-TSSOP | 3.6 V | 3 V | Surface Mount | 1 | 175 MHz | LVTTL | 4.4 mm | 0.173 " | 24-TSSOP | 0 °C | 85 °C | ||||
Texas Instruments CDCVF2510PW | 11 | 2 | Yes with Bypass | PLL Clock Driver | 24-TSSOP | 3.6 V | 3 V | Surface Mount | 1 | 175 MHz | LVTTL | 4.4 mm | 0.173 " | 24-TSSOP | 0 °C | 85 °C |
Description
General part information
CDCVF2510 Series
The CDCVF2510A is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. The CDCVF2510A uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510A operates at a 3.3-V VCCand also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.
One bank of 10 outputs provides 10 low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control (G) input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state. The device automically goes into power-down mode when no input signal (< 1 MHz) is applied to CLK; the outputs go into a low state.
Unlike many products containing PLLs, the CDCVF2510A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Documents
Technical documentation and resources