Zenode.ai Logo
ADC3224IRGZT - 48-VQFN-Exposed-Pad-RGZ

ADC3224IRGZT

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

ADC3224IRGZT - 48-VQFN-Exposed-Pad-RGZ

ADC3224IRGZT

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC3224IRGZTADC3224 Series
ArchitecturePipelinedPipelined
ConfigurationADCADC
Data InterfaceLVDS - SerialLVDS - Serial
FeaturesSimultaneous SamplingSimultaneous Sampling
Input Range-2 Vpp
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters22
Number of Bits1212
Number of Inputs22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Power (Typ) @ Conditions-233 mW
Ratio - S/H:ADC-0:1
Reference TypeInternal, ExternalInternal, External
Sampling Rate (Per Second)125 M125 M
Supplied Contents-Board(s)
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Utilized IC / Part-ADC3224
Voltage - Supply, Analog [Max]1.9 V1.9 V
Voltage - Supply, Analog [Min]1.7 V1.7 V
Voltage - Supply, Digital [Max]1.9 V1.9 V
Voltage - Supply, Digital [Min]1.7 V1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC3224 Series

EVAL BOARD FOR ADC3224

PartNumber of A/D ConvertersSampling Rate (Per Second)Number of BitsSupplied ContentsInput RangeUtilized IC / PartPower (Typ) @ ConditionsData InterfaceReference TypeOperating Temperature [Min]Operating Temperature [Max]Mounting TypeInput TypePackage / CaseNumber of InputsVoltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Supplier Device PackageConfigurationArchitectureFeaturesVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Ratio - S/H:ADC
Texas Instruments
ADC3224EVM
ADC3224 - 12 Bit 125M Samples per Second Analog to Digital Converter (ADC) Evaluation Board
2
125 M
12
Board(s)
2 Vpp
ADC3224
233 mW
LVDS - Serial
Texas Instruments
ADC3224IRGZT
The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
2
125 M
12
LVDS - Serial
External, Internal
-40 °C
85 °C
Surface Mount
Differential
48-VFQFN Exposed Pad
2
1.7 V
1.9 V
48-VQFN (7x7)
ADC
Pipelined
Simultaneous Sampling
1.7 V
1.9 V
Texas Instruments
ADC3224IRGZR
The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
2
125 M
12
LVDS - Serial
External, Internal
-40 °C
85 °C
Surface Mount
Differential
48-VFQFN Exposed Pad
2
1.7 V
1.9 V
48-VQFN (7x7)
ADC
Pipelined
Simultaneous Sampling
1.7 V
1.9 V
0:1

Description

General part information

ADC3224 Series

The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.

The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.