Zenode.ai Logo
ADC3224EVM - ADC3224EVM

ADC3224EVM

Active
Texas Instruments

EVAL BOARD FOR ADC3224

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
ADC3224EVM - ADC3224EVM

ADC3224EVM

Active
Texas Instruments

EVAL BOARD FOR ADC3224

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC3224EVMADC3224 Series
Architecture-Pipelined
Configuration-ADC
Data InterfaceLVDS - SerialLVDS - Serial
Features-Simultaneous Sampling
Input Range2 Vpp2 Vpp
Input Type-Differential
Mounting Type-Surface Mount
Number of A/D Converters22
Number of Bits1212
Number of Inputs-2
Operating Temperature--40 °C
Operating Temperature-85 °C
Package / Case-48-VFQFN Exposed Pad
Power (Typ) @ Conditions233 mW233 mW
Ratio - S/H:ADC-0:1
Reference Type-Internal, External
Sampling Rate (Per Second)125 M125 M
Supplied ContentsBoard(s)Board(s)
Supplier Device Package-48-VQFN (7x7)
Utilized IC / PartADC3224ADC3224
Voltage - Supply, Analog-1.7 V
Voltage - Supply, Analog-1.9 V
Voltage - Supply, Digital-1.7 V
Voltage - Supply, Digital-1.9 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC3224 Series

EVAL BOARD FOR ADC3224

PartNumber of A/D ConvertersSampling Rate (Per Second)Number of BitsSupplied ContentsInput RangeUtilized IC / PartPower (Typ) @ ConditionsData InterfaceReference TypeOperating Temperature [Min]Operating Temperature [Max]Mounting TypeInput TypePackage / CaseNumber of InputsVoltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Supplier Device PackageConfigurationArchitectureFeaturesVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Ratio - S/H:ADC
Texas Instruments
ADC3224EVM
ADC3224 - 12 Bit 125M Samples per Second Analog to Digital Converter (ADC) Evaluation Board
2
125 M
12
Board(s)
2 Vpp
ADC3224
233 mW
LVDS - Serial
Texas Instruments
ADC3224IRGZT
The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
2
125 M
12
LVDS - Serial
External, Internal
-40 °C
85 °C
Surface Mount
Differential
48-VFQFN Exposed Pad
2
1.7 V
1.9 V
48-VQFN (7x7)
ADC
Pipelined
Simultaneous Sampling
1.7 V
1.9 V
Texas Instruments
ADC3224IRGZR
The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
2
125 M
12
LVDS - Serial
External, Internal
-40 °C
85 °C
Surface Mount
Differential
48-VFQFN Exposed Pad
2
1.7 V
1.9 V
48-VQFN (7x7)
ADC
Pipelined
Simultaneous Sampling
1.7 V
1.9 V
0:1

Description

General part information

ADC3224 Series

ADC3224 - 12 Bit 125M Samples per Second Analog to Digital Converter (ADC) Evaluation Board

Documents

Technical documentation and resources