
ADC12SJ1600AAVT
ActiveSINGLE-CHANNEL, 12-BIT, 1.6-GSPS ADC WITH JESD204C INTERFACE AND INTEGRATED SAMPLE CLOCK GENERATOR
Deep-Dive with AI
Search across all available documentation for this part.

ADC12SJ1600AAVT
ActiveSINGLE-CHANNEL, 12-BIT, 1.6-GSPS ADC WITH JESD204C INTERFACE AND INTEGRATED SAMPLE CLOCK GENERATOR
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC12SJ1600AAVT | ADC12SJ1600 Series |
---|---|---|
Architecture | Pipelined, SAR | Pipelined, SAR, Pipelined, Flash, SAR |
Configuration | ADC | ADC |
Data Interface | JESD204B/C | JESD204B/C, SPI, JESD204C |
Features | - | Temperature Sensor |
Grade | - | Automotive |
Input Type | Differential | Differential, Single Ended |
Mounting Type | Surface Mount | Surface Mount |
Number of A/D Converters | 1 | 1 - 4 |
Number of Bits | 12 | 12 |
Number of Inputs | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 - 125 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Package / Case | FCBGA, 144-FBGA | FCBGA, 144-FBGA |
Qualification | - | AEC-Q100 |
Ratio - S/H:ADC | 0:1 | 0:1, 0:4 |
Reference Type | - | Internal, External |
Sampling Rate (Per Second) | 1.6 G | 1.6 G |
Supplier Device Package | 144-FCBGA (10x10) | 144-FCBGA (10x10) |
Voltage - Supply, Analog [Max] | 2 V, 1.15 V | 1.15 - 2 V |
Voltage - Supply, Analog [Min] | 1.8 V, 1.05 V | 1.05 - 1.8 V |
Voltage - Supply, Digital [Max] | 1.15 V | 1.15 V |
Voltage - Supply, Digital [Min] | 1.05 V | 1.05 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC12SJ1600 Series
Single-channel, 12-bit, 1.6-GSPS ADC with JESD204C interface and integrated sample clock generator
Part | Mounting Type | Operating Temperature [Min] | Operating Temperature [Max] | Input Type | Ratio - S/H:ADC | Supplier Device Package | Architecture | Number of Inputs | Sampling Rate (Per Second) | Package / Case | Voltage - Supply, Analog [Max] | Voltage - Supply, Analog [Min] | Number of Bits | Number of A/D Converters | Voltage - Supply, Digital [Max] | Voltage - Supply, Digital [Min] | Configuration | Data Interface | Grade | Reference Type | Features | Qualification |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC12SJ1600AAVTADC12xJ1600 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600 suited for a variety of multi-channel communications and test systems.
Full-power input bandwidth (−3dB) of 6GHz enables direct RF sampling of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application.
ADC12xJ1600 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600 suited for a variety of multi-channel communications and test systems.
Full-power input bandwidth (−3dB) of 6GHz enables direct RF sampling of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application. | Surface Mount | -40 °C | 85 °C | Differential | 0:1 | 144-FCBGA (10x10) | Pipelined, SAR | 1 | 1.6 G | 144-FBGA, FCBGA | 1.15 V, 2 V | 1.05 V, 1.8 V | 12 | 1 | 1.15 V | 1.05 V | ADC | JESD204B/C | ||||
Texas Instruments ADC12SJ1600AAVQ1ADC12xJ1600-Q1 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600-Q1 suited for light detection and ranging (LiDAR) systems. ADC12xJ1600-Q1 is qualified for automotive applications.
Full-power input bandwidth (-3dB) of 6GHz provides flat frequency response for frequency modulated continuous wave (FMCW) LiDAR systems and provides a narrow impulse response for pulse-based systems. The full-power input bandwidth also enables direct RF sampling of of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application.
ADC12xJ1600-Q1 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600-Q1 suited for light detection and ranging (LiDAR) systems. ADC12xJ1600-Q1 is qualified for automotive applications.
Full-power input bandwidth (-3dB) of 6GHz provides flat frequency response for frequency modulated continuous wave (FMCW) LiDAR systems and provides a narrow impulse response for pulse-based systems. The full-power input bandwidth also enables direct RF sampling of of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application. | Surface Mount | -40 °C | 125 °C | Differential, Single Ended | 0:4 | 144-FCBGA (10x10) | Flash, Pipelined, SAR | 1 | 1.6 G | 144-FBGA, FCBGA | 1.15 V, 2 V | 1.05 V, 1.8 V | 12 | 4 | 1.15 V | 1.05 V | ADC | SPI | Automotive | External, Internal | Temperature Sensor | AEC-Q100 |
Texas Instruments ADC12SJ1600AAVTQ1ADC12xJ1600-Q1 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600-Q1 suited for light detection and ranging (LiDAR) systems. ADC12xJ1600-Q1 is qualified for automotive applications.
Full-power input bandwidth (-3dB) of 6GHz provides flat frequency response for frequency modulated continuous wave (FMCW) LiDAR systems and provides a narrow impulse response for pulse-based systems. The full-power input bandwidth also enables direct RF sampling of of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application.
ADC12xJ1600-Q1 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600-Q1 suited for light detection and ranging (LiDAR) systems. ADC12xJ1600-Q1 is qualified for automotive applications.
Full-power input bandwidth (-3dB) of 6GHz provides flat frequency response for frequency modulated continuous wave (FMCW) LiDAR systems and provides a narrow impulse response for pulse-based systems. The full-power input bandwidth also enables direct RF sampling of of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application. | Surface Mount | -40 °C | 125 °C | Differential, Single Ended | 0:4 | 144-FCBGA (10x10) | Flash, Pipelined, SAR | 1 | 1.6 G | 144-FBGA, FCBGA | 1.15 V, 2 V | 1.05 V, 1.8 V | 12 | 4 | 1.15 V | 1.05 V | ADC | JESD204C, SPI | Automotive | External, Internal | Temperature Sensor | AEC-Q100 |
Texas Instruments ADC12SJ1600AAVADC12xJ1600 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600 suited for a variety of multi-channel communications and test systems.
Full-power input bandwidth (−3dB) of 6GHz enables direct RF sampling of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application.
ADC12xJ1600 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600 suited for a variety of multi-channel communications and test systems.
Full-power input bandwidth (−3dB) of 6GHz enables direct RF sampling of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB) routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the single channel device), with SerDes baud-rates up to 17.16Gbps, to allow the optimal configuration for each application. | Surface Mount | -40 °C | 85 °C | Differential | 0:1 | 144-FCBGA (10x10) | Pipelined, SAR | 1 | 1.6 G | 144-FBGA, FCBGA | 1.15 V, 2 V | 1.05 V, 1.8 V | 12 | 1 | 1.15 V | 1.05 V | ADC | JESD204B/C |
Description
General part information
ADC12SJ1600 Series
ADC12xJ1600 is a family of quad, dual and single channel, 12-bit, 1.6GSPS analog-to-digital converters (ADC). Low power consumption, high sampling rate and 12-bit resolution makes the ADC12xJ1600 suited for a variety of multi-channel communications and test systems.
Full-power input bandwidth (−3dB) of 6GHz enables direct RF sampling of L-band and S-band.
A number of clocking features are included to relax system hardware requirements, such as an internal phase-locked loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is provided for pulsed systems.
Documents
Technical documentation and resources