Zenode.ai Logo
CD74ACT109ME4 - 16 SOIC

CD74ACT109ME4

Active
Texas Instruments

IC FF JK TYPE DUAL 1BIT 16SOIC

Deep-Dive with AI

Search across all available documentation for this part.

Documents
CD74ACT109ME4 - 16 SOIC

CD74ACT109ME4

Active
Texas Instruments

IC FF JK TYPE DUAL 1BIT 16SOIC

Deep-Dive with AI

Documents

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCD74ACT109ME474ACT109 Series
Clock Frequency100 MHz100 MHz
Current - Output High, Low [custom]24 mA24 mA
Current - Output High, Low [custom]24 mA24 mA
Current - Quiescent (Iq)4 çA4 çA
FunctionReset, Set(Preset)Reset, Set(Preset)
Input Capacitance10 pF10 pF
Max Propagation Delay @ V, Max CL10.3 ns10.3 ns
Mounting TypeSurface MountThrough Hole, Surface Mount
Number of Bits per Element11
Number of Elements [custom]22
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 C-55 C
Output TypeComplementaryComplementary
Package / Case16-SOIC16-DIP, 16-SOIC
Package / Case3.9 mm Width, 0.154 in0.154 - 7.62 in
Supplier Device Package16-SOIC16-PDIP, 16-SOIC
Trigger TypePositive EdgePositive Edge
TypeJK TypeJK Type
Voltage - Supply [Max]5.5 V5.5 V
Voltage - Supply [Min]4.5 V4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74ACT109 Series

IC FF JK TYPE DUAL 1BIT 16DIP

PartNumber of Bits per ElementSupplier Device PackageClock FrequencyTrigger TypeCurrent - Output High, Low [custom]Current - Output High, Low [custom]Output TypeMax Propagation Delay @ V, Max CLOperating Temperature [Min]Operating Temperature [Max]Current - Quiescent (Iq)Mounting TypeNumber of Elements [custom]Voltage - Supply [Max]Voltage - Supply [Min]FunctionTypeInput CapacitancePackage / CasePackage / Case
Texas Instruments
CD74ACT109EG4
Flip Flop 2 Element JK Type 1 Bit Positive Edge 16-DIP (0.300", 7.62mm)
1
16-PDIP
100 MHz
Positive Edge
24 mA
24 mA
Complementary
10.3 ns
-55 C
125 °C
4 çA
Through Hole
2
5.5 V
4.5 V
Reset, Set(Preset)
JK Type
10 pF
0.3 in, 7.62 mm
16-DIP
Texas Instruments
CD74ACT109ME4
Flip Flop 2 Element JK Type 1 Bit Positive Edge 16-SOIC (0.154", 3.90mm Width)
1
16-SOIC
100 MHz
Positive Edge
24 mA
24 mA
Complementary
10.3 ns
-55 C
125 °C
4 çA
Surface Mount
2
5.5 V
4.5 V
Reset, Set(Preset)
JK Type
10 pF
0.154 in, 3.9 mm Width
16-SOIC
Texas Instruments
CD74ACT109E
The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together. The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.
1
16-PDIP
100 MHz
Positive Edge
24 mA
24 mA
Complementary
10.3 ns
-55 C
125 °C
4 çA
Through Hole
2
5.5 V
4.5 V
Reset, Set(Preset)
JK Type
10 pF
0.3 in, 7.62 mm
16-DIP
Texas Instruments
CD74ACT109M
The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together. The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.
1
16-SOIC
100 MHz
Positive Edge
24 mA
24 mA
Complementary
10.3 ns
-55 C
125 °C
4 çA
Surface Mount
2
5.5 V
4.5 V
Reset, Set(Preset)
JK Type
10 pF
0.154 in, 3.9 mm Width
16-SOIC
Texas Instruments
CD74ACT109M96
The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together. The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.
1
16-SOIC
100 MHz
Positive Edge
24 mA
24 mA
Complementary
10.3 ns
-55 C
125 °C
4 çA
Surface Mount
2
5.5 V
4.5 V
Reset, Set(Preset)
JK Type
10 pF
0.154 in, 3.9 mm Width
16-SOIC

Description

General part information

74ACT109 Series

Flip Flop 2 Element JK Type 1 Bit Positive Edge 16-SOIC (0.154", 3.90mm Width)

Documents

Technical documentation and resources