
ADC34J43IRGZR
ActiveQUAD-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85
Deep-Dive with AI
Search across all available documentation for this part.

ADC34J43IRGZR
ActiveQUAD-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC34J43IRGZR | ADC34J43 Series |
---|---|---|
Architecture | Pipelined | Pipelined |
Configuration | ADC | ADC |
Data Interface | JESD204B | JESD204B |
Features | Simultaneous Sampling | Simultaneous Sampling |
Input Type | Differential | Differential |
Mounting Type | Surface Mount | Surface Mount |
Number of A/D Converters | 4 | 4 |
Number of Bits | 14 | 14 |
Number of Inputs | 4 | 4 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Package / Case | 48-VFQFN Exposed Pad | 48-VFQFN Exposed Pad |
Reference Type | Internal, External | Internal, External |
Sampling Rate (Per Second) | 80 M | 80 M |
Supplier Device Package | 48-VQFN (7x7) | 48-VQFN (7x7) |
Voltage - Supply, Analog [Max] | 1.9 V | 1.9 V |
Voltage - Supply, Analog [Min] | 1.7 V | 1.7 V |
Voltage - Supply, Digital [Max] | 1.9 V | 1.9 V |
Voltage - Supply, Digital [Min] | 1.7 V | 1.7 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC34J43 Series
Quad-Channel, 14-Bit, 80-MSPS Analog-to-Digital Converter (ADC)
Part | Configuration | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Supplier Device Package | Number of Bits | Data Interface | Mounting Type | Reference Type | Number of Inputs | Architecture | Number of A/D Converters | Sampling Rate (Per Second) | Operating Temperature [Min] | Operating Temperature [Max] | Features | Input Type | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] | Package / Case |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC34J43IRGZTThe ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps. | ADC | 1.7 V | 1.9 V | 48-VQFN (7x7) | 14 | JESD204B | Surface Mount | External, Internal | 4 | Pipelined | 4 | 80 M | -40 °C | 85 °C | Simultaneous Sampling | Differential | 1.7 V | 1.9 V | 48-VFQFN Exposed Pad |
Texas Instruments ADC34J43IRGZRThe ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps. | ADC | 1.7 V | 1.9 V | 48-VQFN (7x7) | 14 | JESD204B | Surface Mount | External, Internal | 4 | Pipelined | 4 | 80 M | -40 °C | 85 °C | Simultaneous Sampling | Differential | 1.7 V | 1.9 V | 48-VFQFN Exposed Pad |
Description
General part information
ADC34J43 Series
The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.
Documents
Technical documentation and resources