Zenode.ai Logo
ADC34J43IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC34J43IRGZR

Active
Texas Instruments

QUAD-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Deep-Dive with AI

Search across all available documentation for this part.

ADC34J43IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC34J43IRGZR

Active
Texas Instruments

QUAD-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC34J43IRGZRADC34J43 Series
ArchitecturePipelinedPipelined
ConfigurationADCADC
Data InterfaceJESD204BJESD204B
FeaturesSimultaneous SamplingSimultaneous Sampling
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters44
Number of Bits1414
Number of Inputs44
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Reference TypeInternal, ExternalInternal, External
Sampling Rate (Per Second)80 M80 M
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Voltage - Supply, Analog [Max]1.9 V1.9 V
Voltage - Supply, Analog [Min]1.7 V1.7 V
Voltage - Supply, Digital [Max]1.9 V1.9 V
Voltage - Supply, Digital [Min]1.7 V1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC34J43 Series

Quad-Channel, 14-Bit, 80-MSPS Analog-to-Digital Converter (ADC)

PartConfigurationVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Supplier Device PackageNumber of BitsData InterfaceMounting TypeReference TypeNumber of InputsArchitectureNumber of A/D ConvertersSampling Rate (Per Second)Operating Temperature [Min]Operating Temperature [Max]FeaturesInput TypeVoltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Package / Case
Texas Instruments
ADC34J43IRGZT
The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.
ADC
1.7 V
1.9 V
48-VQFN (7x7)
14
JESD204B
Surface Mount
External, Internal
4
Pipelined
4
80 M
-40 °C
85 °C
Simultaneous Sampling
Differential
1.7 V
1.9 V
48-VFQFN Exposed Pad
Texas Instruments
ADC34J43IRGZR
The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.
ADC
1.7 V
1.9 V
48-VQFN (7x7)
14
JESD204B
Surface Mount
External, Internal
4
Pipelined
4
80 M
-40 °C
85 °C
Simultaneous Sampling
Differential
1.7 V
1.9 V
48-VFQFN Exposed Pad

Description

General part information

ADC34J43 Series

The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.

The ADC34J4x is a high-linearity, ultra-low power, quad-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC). The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization. The ADC34J4x family supports serial current-mode logic (CML) and JESD204B interfaces in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 14-bit data from each channel. The ADC34J4x devices support subclass 1 with interface speeds up to 3.2 Gbps.