Zenode.ai Logo
Beta
K
PI6CB332001AZXBIEX-13RA - DIODES INC. PI6CB332001AZXBIEX-13RA

PI6CB332001AZXBIEX-13RA

Active
Diodes Inc

20-OUTPUT PCIE 4.0/5.0/6.0 CLOCK BUFFER WITH ON-CHIP TERMINATION

Deep-Dive with AI

Search across all available documentation for this part.

PI6CB332001AZXBIEX-13RA - DIODES INC. PI6CB332001AZXBIEX-13RA

PI6CB332001AZXBIEX-13RA

Active
Diodes Inc

20-OUTPUT PCIE 4.0/5.0/6.0 CLOCK BUFFER WITH ON-CHIP TERMINATION

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationPI6CB332001AZXBIEX-13RA
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]400 MHz
InputHCSL, CMOS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputHCSL
Package / Case80-VFQFN Dual Rows, Exposed Pad
Ratio - Input:Output [custom]1:20
Supplier Device Package80-aQFN (6x6)
TypeClock Buffer
Voltage - Supply [Max]3.465 V
Voltage - Supply [Min]3.135 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 11.54
10$ 10.42
25$ 9.94
100$ 8.63
250$ 8.24
500$ 7.51
1000$ 6.54
Digi-Reel® 1$ 11.54
10$ 10.42
25$ 9.94
100$ 8.63
250$ 8.24
500$ 7.51
1000$ 6.54
Tape & Reel (TR) 3000$ 6.00
NewarkEach (Supplied on Cut Tape) 1$ 14.85
10$ 13.69
25$ 13.19
50$ 12.50
100$ 11.82
250$ 11.42
500$ 10.66
1000$ 9.65

Description

General part information

PI6CB332001A Series

The PI6CB332001A is a 20-output, very low-power, PCIe® 1.0/2.0/3.0/4.0/5.0/6.0 clock buffer. The device is capable of distributing the reference clocks for UPI, SAS, SATA, and other applications. It takes a reference input to fanout twenty 100MHz low-power differential HCSL outputs with on-chip terminations. The on-chip termination can save 80 external resistors and make layout easier. OE pins combined with SMBus bits, as well as a 3-wire side band interface, provide easier power management for each output. All OE pins are power down tolerant, which allows the OE pins to be driven by external signals when the device is in a power down or reset condition. The device must reset and power up properly if these pins are driven to any valid voltage prior to the assertion of VDD or PWRGD#.