Zenode.ai Logo
CD54HCT75F3A - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

CD54HCT75F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC DUAL 2-BIT BISTABLE TRANSPARENT LATCH

Deep-Dive with AI

Search across all available documentation for this part.

CD54HCT75F3A - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

CD54HCT75F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC DUAL 2-BIT BISTABLE TRANSPARENT LATCH

Technical Specifications

Parameters and characteristics for this part

SpecificationCD54HCT75F3A
Circuit2:2
Current - Output High, Low4 mA, 4 mA
Delay Time - Propagation10 ns
Independent Circuits2
Logic TypeD-Type Transparent Latch
Mounting TypeThrough Hole
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeComplementary
Package / Case16-CDIP (0.300", 7.62mm)
Supplier Device Package16-CDIP
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

CD54HCT75 Series

High Speed CMOS Logic Dual 2-Bit Bistable Transparent Latch

PartPackage / CaseDelay Time - PropagationOutput TypeCircuitLogic TypeCurrent - Output High, LowSupplier Device PackageMounting TypeIndependent CircuitsVoltage - Supply [Max]Voltage - Supply [Min]Operating Temperature [Min]Operating Temperature [Max]
Texas Instruments
CD54HCT75F3A
The ’HC75 and ’HCT75 are dual 2-bit bistable transparent latches. Each one of the 2-bit latches is controlled by separate Enable inputs (1E\ and 2E\) which are active LOW. When the Enable input is HIGH data enters the latch and appears at the Q output. When the Enable input (1E\ and 2E\) is LOW the output is not affected. The ’HC75 and ’HCT75 are dual 2-bit bistable transparent latches. Each one of the 2-bit latches is controlled by separate Enable inputs (1E\ and 2E\) which are active LOW. When the Enable input is HIGH data enters the latch and appears at the Q output. When the Enable input (1E\ and 2E\) is LOW the output is not affected.
16-CDIP (0.300", 7.62mm)
10 ns
Complementary
2:2
D-Type Transparent Latch
4 mA, 4 mA
16-CDIP
Through Hole
2
5.5 V
4.5 V
-55 °C
125 °C

Description

General part information

CD54HCT75 Series

The ’HC75 and ’HCT75 are dual 2-bit bistable transparent latches. Each one of the 2-bit latches is controlled by separate Enable inputs (1E\ and 2E\) which are active LOW. When the Enable input is HIGH data enters the latch and appears at the Q output. When the Enable input (1E\ and 2E\) is LOW the output is not affected.

The ’HC75 and ’HCT75 are dual 2-bit bistable transparent latches. Each one of the 2-bit latches is controlled by separate Enable inputs (1E\ and 2E\) which are active LOW. When the Enable input is HIGH data enters the latch and appears at the Q output. When the Enable input (1E\ and 2E\) is LOW the output is not affected.