Zenode.ai Logo
ADC32J45IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC32J45IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 14-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

ADC32J45IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC32J45IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 14-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC32J45IRGZRADC32J45 Series
Architecture-Pipelined
Configuration-ADC
Data Interface-JESD204B
Features-Simultaneous Sampling
Input Type-Differential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters-2
Number of Bits-14
Number of Inputs-2
Operating Temperature--40 °C
Operating Temperature-85 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Reference Type-Internal, External
Sampling Rate (Per Second)-160M
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Voltage - Supply, Analog-1.7 V
Voltage - Supply, Analog-1.9 V
Voltage - Supply, Digital-1.7 V
Voltage - Supply, Digital-1.9 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC32J45 Series

Dual-Channel, 14-Bit, 160-MSPS Analog-to-Digital Converter (ADC)

PartVoltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Number of BitsNumber of InputsReference TypeVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Mounting TypeConfigurationPackage / CaseFeaturesInput TypeNumber of A/D ConvertersSupplier Device PackageArchitectureOperating Temperature [Min]Operating Temperature [Max]Sampling Rate (Per Second)Data Interface
Texas Instruments
ADC32J45IRGZT
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
1.7 V
1.9 V
14
2
External, Internal
1.7 V
1.9 V
Surface Mount
ADC
48-VFQFN Exposed Pad
Simultaneous Sampling
Differential
2
48-VQFN (7x7)
Pipelined
-40 °C
85 °C
160M
JESD204B
Texas Instruments
ADC32J45IRGZR
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
Surface Mount
48-VFQFN Exposed Pad
48-VQFN (7x7)

Description

General part information

ADC32J45 Series

The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.

The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.