
ADC32J45IRGZT
ActiveDUAL-CHANNEL, 14-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)
Deep-Dive with AI
Search across all available documentation for this part.

ADC32J45IRGZT
ActiveDUAL-CHANNEL, 14-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC32J45IRGZT | ADC32J45 Series |
---|---|---|
Architecture | Pipelined | Pipelined |
Configuration | ADC | ADC |
Data Interface | JESD204B | JESD204B |
Features | Simultaneous Sampling | Simultaneous Sampling |
Input Type | Differential | Differential |
Mounting Type | Surface Mount | Surface Mount |
Number of A/D Converters | 2 | 2 |
Number of Bits | 14 | 14 |
Number of Inputs | 2 | 2 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Package / Case | 48-VFQFN Exposed Pad | 48-VFQFN Exposed Pad |
Reference Type | Internal, External | Internal, External |
Sampling Rate (Per Second) | 160M | 160M |
Supplier Device Package | 48-VQFN (7x7) | 48-VQFN (7x7) |
Voltage - Supply, Analog [Max] | 1.9 V | 1.9 V |
Voltage - Supply, Analog [Min] | 1.7 V | 1.7 V |
Voltage - Supply, Digital [Max] | 1.9 V | 1.9 V |
Voltage - Supply, Digital [Min] | 1.7 V | 1.7 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC32J45 Series
Dual-Channel, 14-Bit, 160-MSPS Analog-to-Digital Converter (ADC)
Part | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] | Number of Bits | Number of Inputs | Reference Type | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Mounting Type | Configuration | Package / Case | Features | Input Type | Number of A/D Converters | Supplier Device Package | Architecture | Operating Temperature [Min] | Operating Temperature [Max] | Sampling Rate (Per Second) | Data Interface |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC32J45IRGZTThe ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. | 1.7 V | 1.9 V | 14 | 2 | External, Internal | 1.7 V | 1.9 V | Surface Mount | ADC | 48-VFQFN Exposed Pad | Simultaneous Sampling | Differential | 2 | 48-VQFN (7x7) | Pipelined | -40 °C | 85 °C | 160M | JESD204B |
Texas Instruments ADC32J45IRGZRThe ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. | Surface Mount | 48-VFQFN Exposed Pad | 48-VQFN (7x7) |
Description
General part information
ADC32J45 Series
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.