
CDCLVD1204RGTR
ActiveLOW JITTER, 2-INPUT SELECTABLE 1:4 UNIVERSAL-TO-LVDS BUFFER 16-VQFN -40 TO 85
Deep-Dive with AI
Search across all available documentation for this part.

CDCLVD1204RGTR
ActiveLOW JITTER, 2-INPUT SELECTABLE 1:4 UNIVERSAL-TO-LVDS BUFFER 16-VQFN -40 TO 85
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CDCLVD1204RGTR | CDCLVD1204 Series |
---|---|---|
Differential - Input:Output [custom] | True | True |
Differential - Input:Output [custom] | True | True |
Frequency - Max [Max] | 800 MHz | 800 MHz |
Input | LVPECL, LVCMOS, LVDS | LVPECL, LVCMOS, LVDS |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output | LVDS | LVDS |
Package / Case | 16-VFQFN Exposed Pad | 16-VFQFN Exposed Pad |
Ratio - Input:Output [custom] | 4 | 4 |
Ratio - Input:Output [custom] | 2 | 2 |
Supplier Device Package | 16-VQFN (3x3) | 16-VQFN (3x3) |
Type | Multiplexer, Fanout Buffer (Distribution) | Multiplexer, Fanout Buffer (Distribution) |
Voltage - Supply [Max] | 2.625 V | 2.625 V |
Voltage - Supply [Min] | 2.375 V | 2.375 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
DigiKey | N/A | 1 | $ 6.31 | |
10 | $ 4.84 | |||
25 | $ 4.48 | |||
100 | $ 4.08 | |||
250 | $ 3.88 | |||
500 | $ 3.77 | |||
1000 | $ 3.67 | |||
3000 | $ 3.56 | |||
Digikey | Cut Tape (CT) | 1 | $ 6.35 | |
10 | $ 5.74 | |||
25 | $ 5.47 | |||
100 | $ 4.75 | |||
250 | $ 4.54 | |||
500 | $ 4.14 | |||
1000 | $ 3.60 | |||
Digi-Reel® | 1 | $ 6.35 | ||
10 | $ 5.74 | |||
25 | $ 5.47 | |||
100 | $ 4.75 | |||
250 | $ 4.54 | |||
500 | $ 4.14 | |||
1000 | $ 3.60 | |||
Tape & Reel (TR) | 3000 | $ 3.47 | ||
Mouser Electronics | N/A | 1 | $ 8.13 | |
10 | $ 5.58 | |||
25 | $ 4.92 | |||
100 | $ 4.19 | |||
250 | $ 3.83 | |||
500 | $ 3.61 | |||
1000 | $ 3.34 | |||
3000 | $ 3.30 | |||
New Advantage Corporation | N/A | 1 | $ 10.79 | |
100 | $ 5.29 | |||
500 | $ 3.45 | |||
Texas Instruments | LARGE T&R | 1 | $ 4.86 | |
100 | $ 3.96 | |||
250 | $ 3.12 | |||
1000 | $ 2.64 | |||
Win Source Electronics | N/A | 17 | $ 2.99 | |
36 | $ 2.80 | |||
56 | $ 2.70 | |||
80 | $ 2.51 | |||
104 | $ 2.41 | |||
130 | $ 2.31 |
CDCLVD1204 Series
Low jitter, 2-input selectable 1:4 universal-to-LVDS buffer
Part | Operating Temperature [Min] | Operating Temperature [Max] | Output | Package / Case | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Mounting Type | Input | Frequency - Max [Max] | Supplier Device Package | Number of Circuits | Voltage - Supply [Min] | Voltage - Supply [Max] | Ratio - Input:Output [custom] | Ratio - Input:Output [custom] | Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CDCLVD1204RGTT | -40 °C | 85 °C | LVDS | 16-VFQFN Exposed Pad | Surface Mount | LVCMOS, LVDS, LVPECL | 800 MHz | 16-VQFN (3x3) | 1 | 2.375 V | 2.625 V | 4 | 2 | Fanout Buffer (Distribution), Multiplexer | ||
Texas Instruments CDCLVD1204RGTR | -40 °C | 85 °C | LVDS | 16-VFQFN Exposed Pad | Surface Mount | LVCMOS, LVDS, LVPECL | 800 MHz | 16-VQFN (3x3) | 1 | 2.375 V | 2.625 V | 4 | 2 | Fanout Buffer (Distribution), Multiplexer |
Description
General part information
CDCLVD1204 Series
The CDCLVD1204 clock buffer distributes one of two selectable clock inputs (IN0 and IN1) to 4 pairs of differential LVDS clock outputs (OUT0 through OUT3) with minimum skew for clock distribution. The CDCLVD1204 can accept two clock sources into an input multiplexer. The inputs can either be LVDS, LVPECL, or LVCMOS.
The CDCLVD1204 is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single ended mode, the appropriate bias voltage, VAC_REF, must be applied to the unused negative input pin.
The IN_SEL pin selects the input which is routed to the outputs. If this pin is left open, it disables the outputs (static). The part supports a fail safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.
Documents
Technical documentation and resources