Zenode.ai Logo
SNJ54ALS174J - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

SNJ54ALS174J

Active
Texas Instruments

HEX D-TYPE FLIP-FLOPS WITH CLEAR

Deep-Dive with AI

Search across all available documentation for this part.

SNJ54ALS174J - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

SNJ54ALS174J

Active
Texas Instruments

HEX D-TYPE FLIP-FLOPS WITH CLEAR

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSNJ54ALS174JSN54ALS174 Series
Clock Frequency40 MHz40 MHz
Current - Output High, Low [custom]400 µA400 µA
Current - Output High, Low [custom]4 mA4 mA
Current - Quiescent (Iq)19 mA19 mA
Grade-Military
Max Propagation Delay @ V, Max CL24 ns24 ns
Mounting TypeThrough HoleThrough Hole, Surface Mount
Number of Bits per Element66
Number of Elements [custom]11
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 C-55 C
Output TypeNon-InvertedNon-Inverted
Package / Case16-CDIP (0.300", 7.62mm)16-CDIP (0.300", 7.62mm), 20-CLCC
Qualification-MIL-PRF-38535L
Supplier Device Package16-CDIP16-CDIP, 20-LCCC
Supplier Device Package-8.89
Supplier Device Package-8.89
Trigger TypePositive EdgePositive Edge
TypeD-TypeD-Type
Voltage - Supply [Max]5.5 V5.5 V
Voltage - Supply [Min]4.5 V4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

SN54ALS174 Series

Hex D-type Flip-Flops With Clear

PartSupplier Device PackageOutput TypeVoltage - Supply [Max]Voltage - Supply [Min]Number of Bits per ElementMounting TypeCurrent - Quiescent (Iq)TypeClock FrequencyMax Propagation Delay @ V, Max CLCurrent - Output High, Low [custom]Current - Output High, Low [custom]Operating Temperature [Min]Operating Temperature [Max]Package / CaseNumber of Elements [custom]Trigger TypeGradeQualificationSupplier Device Package [y]Supplier Device Package [x]
Texas Instruments
SNJ54ALS174J
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits. These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits.
16-CDIP
Non-Inverted
5.5 V
4.5 V
6
Through Hole
19 mA
D-Type
40 MHz
24 ns
400 µA
4 mA
-55 C
125 °C
16-CDIP (0.300", 7.62mm)
1
Positive Edge
Texas Instruments
JM38510/37201BEA
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits. These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits.
16-CDIP
Non-Inverted
5.5 V
4.5 V
6
Through Hole
19 mA
D-Type
40 MHz
24 ns
400 µA
4 mA
-55 C
125 °C
16-CDIP (0.300", 7.62mm)
1
Positive Edge
Military
MIL-PRF-38535L
Texas Instruments
M38510/37201B2A
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits. These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits.
20-LCCC
Non-Inverted
5.5 V
4.5 V
6
Surface Mount
19 mA
D-Type
40 MHz
24 ns
400 µA
4 mA
-55 C
125 °C
20-CLCC
1
Positive Edge
8.89
8.89
Texas Instruments
SN54ALS174J
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits. These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits.
16-CDIP
Non-Inverted
5.5 V
4.5 V
6
Through Hole
19 mA
D-Type
40 MHz
24 ns
400 µA
4 mA
-55 C
125 °C
16-CDIP (0.300", 7.62mm)
1
Positive Edge

Description

General part information

SN54ALS174 Series

These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ’ALS175 and ’AS175B feature complementary outputs from each flip-flop.

Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.

These circuits are fully compatible for use with most TTL circuits.