Zenode.ai Logo
CDCVF855PWR - 28-TSSOP

CDCVF855PWR

Active
Texas Instruments

2.5-V PHASE LOCK LOOP DDR CLOCK DRIVER

Deep-Dive with AI

Search across all available documentation for this part.

CDCVF855PWR - 28-TSSOP

CDCVF855PWR

Active
Texas Instruments

2.5-V PHASE LOCK LOOP DDR CLOCK DRIVER

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCVF855PWRCDCVF855 Series
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Divider/Multiplier [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Frequency - Max [Max]220 MHz220 MHz
InputSSTL-2SSTL-2
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputSSTL-2SSTL-2
Package / Case28-TSSOP28-TSSOP
Package / Case4.4 mm4.4 mm
Package / Case0.173 in0.173 in
PLLYes with BypassYes with Bypass
Ratio - Input:Output [custom]22
Ratio - Input:Output [custom]55
Supplier Device Package28-TSSOP28-TSSOP
TypePLL Clock DriverPLL Clock Driver
Voltage - Supply [Max]2.7 V2.7 V
Voltage - Supply [Min]2.3 V2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 3.94
10$ 3.54
25$ 3.34
100$ 2.90
250$ 2.75
500$ 2.47
1000$ 2.08
Digi-Reel® 1$ 3.94
10$ 3.54
25$ 3.34
100$ 2.90
250$ 2.75
500$ 2.47
1000$ 2.08
Tape & Reel (TR) 2000$ 1.98
Texas InstrumentsLARGE T&R 1$ 2.97
100$ 2.60
250$ 1.83
1000$ 1.47

CDCVF855 Series

2.5-V phase lock loop DDR clock driver

PartMounting TypeOutputVoltage - Supply [Max]Voltage - Supply [Min]Differential - Input:Output [custom]Differential - Input:Output [custom]Package / CasePackage / CasePackage / CaseNumber of CircuitsSupplier Device PackageTypePLLFrequency - Max [Max]Operating Temperature [Min]Operating Temperature [Max]InputRatio - Input:Output [custom]Ratio - Input:Output [custom]Divider/Multiplier [custom]Divider/Multiplier [custom]
Texas Instruments
CDCVF855PWR
Surface Mount
SSTL-2
2.7 V
2.3 V
28-TSSOP
4.4 mm
0.173 in
1
28-TSSOP
PLL Clock Driver
Yes with Bypass
220 MHz
-40 °C
85 °C
SSTL-2
2
5
Texas Instruments
CDCVF855PWRG4
Surface Mount
SSTL-2
2.7 V
2.3 V
28-TSSOP
4.4 mm
0.173 in
1
28-TSSOP
PLL Clock Driver
Yes with Bypass
220 MHz
-40 °C
85 °C
SSTL-2
2
5
Texas Instruments
CDCVF855PWG4
Surface Mount
SSTL-2
2.7 V
2.3 V
28-TSSOP
4.4 mm
0.173 in
1
28-TSSOP
PLL Clock Driver
Yes with Bypass
220 MHz
-40 °C
85 °C
SSTL-2
2
5
Texas Instruments
CDCVF855PW
Surface Mount
SSTL-2
2.7 V
2.3 V
28-TSSOP
4.4 mm
0.173 in
1
28-TSSOP
PLL Clock Driver
Yes with Bypass
220 MHz
-40 °C
85 °C
SSTL-2
2
5

Description

General part information

CDCVF855 Series

The CDCVF855 is a high-performance, low-skew, low-jitter, zero-delay buffer that distributes a differential clock input pair (CLK,CLK) to 4 differential pairs of clock outputs (Y[0:3],Y[0:3]) and one differential pair of feedback clock outputs (FBOUT,FBOUT). The clock outputs are controlled by the clock inputs (CLK,CLK), the feedback clocks (FBIN,FBIN), and the analog power input (AVDD). WhenPWRDWNis high, the outputs switch in phase and frequency with CLK. WhenPWRDWNis low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency-detection circuit detects the low-frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.

When AVDDis strapped low, the PLL is turned off and bypassed for test purposes. The CDCVF855 is also able to track spread-spectrum clocking for reduced EMI.

Because the CDCVF855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCVF855 is characterized for both commercial and industrial temperature ranges.

Documents

Technical documentation and resources