Zenode.ai Logo
CD74HC4046APWRE4 - 16-TSSOP

CD74HC4046APWRE4

Active
Texas Instruments

HIGH SPEED CMOS LOGIC PHASE-LOCKED-LOOP WITH VCO 16-TSSOP -55 TO 125

Deep-Dive with AI

Search across all available documentation for this part.

CD74HC4046APWRE4 - 16-TSSOP

CD74HC4046APWRE4

Active
Texas Instruments

HIGH SPEED CMOS LOGIC PHASE-LOCKED-LOOP WITH VCO 16-TSSOP -55 TO 125

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCD74HC4046APWRE474HC4046 Series
Differential - Input:Output [custom]FalseFalse
Differential - Input:Output [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Frequency - Max [Max]38 MHz38 MHz
InputCMOSCMOS
Mounting TypeSurface MountThrough Hole, Surface Mount
Number of Circuits11
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 °C-55 °C
OutputCMOSCMOS
Package / Case16-TSSOP16-DIP, 16-SOIC (0.209", 5.30mm Width), 16-SOIC, 16-TSSOP
Package / Case-0.154 - 7.62 in
Package / Case [x]0.173 "0.173 "
Package / Case [x]4.4 mm4.4 mm
PLLTrueTrue
Ratio - Input:Output [custom]44
Ratio - Input:Output [custom]11
Supplier Device Package16-TSSOP16-PDIP, 16-SO, 16-SOIC, 16-TSSOP
TypePhase Lock Loop (PLL)Phase Lock Loop (PLL)
Voltage - Supply [Max]6 V6 V
Voltage - Supply [Min]2 V2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74HC4046 Series

HIGH SPEED CMOS LOGIC PHASE-LOCKED-LOOP WITH VCO

PartSupplier Device PackageVoltage - Supply [Min]Voltage - Supply [Max]InputDivider/Multiplier [custom]Divider/Multiplier [custom]Package / CasePackage / CaseDifferential - Input:Output [custom]Differential - Input:Output [custom]Mounting TypeRatio - Input:Output [custom]Ratio - Input:Output [custom]PLLFrequency - Max [Max]Operating Temperature [Min]Operating Temperature [Max]TypeNumber of CircuitsOutputPackage / Case [x]Package / Case [x]
Texas Instruments
CD74HC4046AE
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-PDIP
2 V
6 V
CMOS
0.3 in, 7.62 mm
16-DIP
Through Hole
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046ANSRE4
Phase Lock Loop (PLL) IC 38MHz 1 16-SOIC (0.209", 5.30mm Width)
16-SO
2 V
6 V
CMOS
16-SOIC (0.209", 5.30mm Width)
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046AM96
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-SOIC
2 V
6 V
CMOS
0.154 in, 3.9 mm Width
16-SOIC
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046APWRE4
Phase Lock Loop (PLL) IC 38MHz 1 16-TSSOP (0.173", 4.40mm Width)
16-TSSOP
2 V
6 V
CMOS
16-TSSOP
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
0.173 "
4.4 mm
Texas Instruments
CD74HC4046APW
Phase Lock Loop (PLL) IC 38MHz 1 16-TSSOP (0.173", 4.40mm Width)
16-TSSOP
2 V
6 V
CMOS
16-TSSOP
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
0.173 "
4.4 mm
Texas Instruments
CD74HC4046APWT
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-TSSOP
2 V
6 V
CMOS
16-TSSOP
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
0.173 "
4.4 mm
Texas Instruments
CD74HC4046AM
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-SOIC
2 V
6 V
CMOS
0.154 in, 3.9 mm Width
16-SOIC
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046ANSR
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-SO
2 V
6 V
CMOS
16-SOIC (0.209", 5.30mm Width)
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046APWR
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-TSSOP
2 V
6 V
CMOS
16-TSSOP
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
0.173 "
4.4 mm
Texas Instruments
CD74HC4046APWRG4
Phase Lock Loop (PLL) IC 38MHz 1 16-TSSOP (0.173", 4.40mm Width)
16-TSSOP
2 V
6 V
CMOS
16-TSSOP
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
0.173 "
4.4 mm
Texas Instruments
CD74HC4046AMG4
Phase Lock Loop (PLL) IC 38MHz 1 16-SOIC (0.154", 3.90mm Width)
16-SOIC
2 V
6 V
CMOS
0.154 in, 3.9 mm Width
16-SOIC
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046AMT
The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques. The ’HC4046A and ’HCT4046A are high-speed silicon-gate CMOS devices that are pin compatible with the CD4046B of the "4000B" series. They are specified in compliance with JEDEC standard number 7. The ’HC4046A and ’HCT4046A are phase-locked-loop circuits that contain a linear voltage-controlled oscillator (VCO) and three different phase comparators (PC1, PC2 and PC3). A signal input and a comparator input are common to each comparator. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 4046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.
16-SOIC
2 V
6 V
CMOS
0.154 in, 3.9 mm Width
16-SOIC
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS
Texas Instruments
CD74HC4046AM96G4
Phase Lock Loop (PLL) IC 38MHz 1 16-SOIC (0.154", 3.90mm Width)
16-SOIC
2 V
6 V
CMOS
0.154 in, 3.9 mm Width
16-SOIC
Surface Mount
4
1
38 MHz
-55 °C
125 °C
Phase Lock Loop (PLL)
1
CMOS

Description

General part information

74HC4046 Series

Phase Lock Loop (PLL) IC 38MHz 1 16-TSSOP (0.173", 4.40mm Width)