Zenode.ai Logo
AM3352BZCZA30 - https://ti.com/content/dam/ticom/images/products/package/z/zcz0324a.png

AM3352BZCZA30

Active
Texas Instruments

SITARA PROCESSOR: ARM CORTEX-A8, 1GB ETHERNET, DISPLAY, CAN

Deep-Dive with AI

Search across all available documentation for this part.

AM3352BZCZA30 - https://ti.com/content/dam/ticom/images/products/package/z/zcz0324a.png

AM3352BZCZA30

Active
Texas Instruments

SITARA PROCESSOR: ARM CORTEX-A8, 1GB ETHERNET, DISPLAY, CAN

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationAM3352BZCZA30AM3352 Series
Additional InterfacesMMC/SD/SDIO, McSPI, I2C, CAN, UART, McASPMMC/SD/SDIO, McSPI, I2C, CAN, UART, McASP
Co-Processors/DSPNEON™ SIMD, MultimediaNEON™ SIMD, Multimedia
Core ProcessorARM® Cortex®-A8ARM® Cortex®-A8
Display & Interface ControllersLCD, TouchscreenLCD, Touchscreen
Ethernet10/100/1000Mbps (2)10/100/1000Mbps (2), 10/100/1000Mbps (1)
Graphics AccelerationTrueTrue, False
Mounting TypeSurface MountSurface Mount
Number of Cores/Bus Width32 Bit, 1 Core1 - 32 Bit
Operating Temperature [Max]105 °C90 - 125 °C
Operating Temperature [Min]-40 °C-40 - 0 °C
Package / Case324-LFBGA298-LFBGA, 324-LFBGA
RAM ControllersDDR3, DDR3L, DDR2, LPDDRDDR3, DDR3L, DDR2, LPDDR
Security FeaturesRandom Number Generator, CryptographyRandom Number Generator, Cryptography
Speed300 MHz1 - 800 MHz
Supplier Device Package324-NFBGA (15x15)298-NFBGA (13x13), 324-NFBGA (15x15)
USBUSB 2.0 + PHY (2)USB 2.0 + PHY (2), USB 2.0 + PHY (1)
Voltage - I/O3.3 V, 1.8 V1.8 - 3.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

AM3352 Series

SITARA PROCESSOR: ARM CORTEX-A8, 1GB ETHERNET, DISPLAY, CAN 298-NFBGA 0 TO 90

PartNumber of Cores/Bus WidthCore ProcessorDisplay & Interface ControllersCo-Processors/DSPRAM ControllersEthernetUSBGraphics AccelerationSpeedPackage / CaseMounting TypeSupplier Device PackageSecurity FeaturesAdditional InterfacesOperating Temperature [Max]Operating Temperature [Min]Voltage - I/O
Texas Instruments
AM3352BZCE30
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZCED50
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit 500MHz 298-NFBGA (13x13)
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
500 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCE60
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (1)
USB 2.0 + PHY (1)
600 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCED60
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZCZD72
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit 720MHz 324-NFBGA (15x15)
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
720 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZCZ60
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit 600MHz 324-NFBGA (15x15)
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZD60
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZT60R
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
125 ¯C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZ30
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCEA30R
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZD80
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
800 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCE30R
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZCZASUS
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZA30
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCEA60
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZT60
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
125 ¯C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZCE50
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit 500MHz 298-NFBGA (13x13)
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
500 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZ100
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
1 GHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZZCZD
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCEA30
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZD30
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZ80
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
800 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
0 °C
1.8 V, 3.3 V
Texas Instruments
AM3352ZZCZA60
ARM® Cortex®-A8 Microprocessor IC Sitara™ 1 Core, 32-Bit 600MHz 324-NFBGA (15x15)
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZA80
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
800 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCED30
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
300 MHz
298-LFBGA
Surface Mount
298-NFBGA (13x13)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
90 °C
-40 °C
1.8 V, 3.3 V
Texas Instruments
AM3352BZCZA60
The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC. The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI. The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows: The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVR SGX™ Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gaming effects. The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greater efficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocols such as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others. Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and all system-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specialized data handling operations, custom peripheral interfaces, and in offloading tasks from the other processor cores of SoC.
1 Core, 32 Bit
ARM® Cortex®-A8
LCD, Touchscreen
Multimedia, NEON™ SIMD
DDR2, DDR3, DDR3L, LPDDR
10/100/1000Mbps (2)
USB 2.0 + PHY (2)
600 MHz
324-LFBGA
Surface Mount
324-NFBGA (15x15)
Cryptography, Random Number Generator
CAN, I2C, McASP, McSPI, MMC/SD/SDIO, UART
105 °C
-40 °C
1.8 V, 3.3 V

Description

General part information

AM3352 Series

The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image, graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. The devices support high-level operating systems (HLOS). Processor SDK Linux®and TI-RTOS are available free of charge from TI.

The AM335x microprocessor contains the subsystems shown in the Functional Block Diagram and a brief description of each follows:

The contains the subsystems shown in the Functional Block Diagram and a brief description of each follows:

Documents

Technical documentation and resources

TPS65910Ax User's Guide for AM335x Processors (Rev. F)

User guide

Smart thermostats are a cool addition to the connected home

White paper

AM335x Low Power Design Guide (Rev. A)

Application note

Enable security and amp up chip performance w/ hardware-accelerated cryptograpy (Rev. A)

White paper

Programmable Logic Controllers — Security Threats and Solutions

Application note

Discrete Power Solution for AM335x in 12mmx12mm Form-Factor Reference Design (Rev. A)

Design guide

Plastic Ball Grid Array [PBGA] Application Note (Rev. B)

Application note

PRU Assembly Instruction User Guide

User guide

G3 Power Line Communication Data Concentrator on BeagleBone Black Design Guide

User guide

AM335x and AMIC110 Sitara™ Processors Technical Reference Manual (Rev. Q)

User guide

Powering AMIC110, AMIC120, AM335x, and AM437x with TPS65216

User guide

Building automation for enhanced energy and operational efficiency (Rev. A)

White paper

TI Sitara™ AM335x ARM® Cortex™-A8 Microprocessors (Rev. E)

Product overview

PRU Read Latencies (Rev. A)

Application note

Sub-1 GHz Sensor-to-Cloud Linux® E14 Kit

User guide

AM335x Sitara™ Processors datasheet (Rev. L)

Data sheet

nfBGA Packaging (Rev. C)

Application note

Basic Ethernet Interface Debug With Linux

Application note

AM335x PMIC Selection Guide (Rev. A)

Application note

PRU-ICSS Getting Started Guide on TI-RTOS (Rev. A)

Application note

Secure Boot on embedded Sitara™ processors (Rev. A)

White paper

Power optimization techniques for energy-efficient systems (Rev. A)

White paper

AM335x Hardware Design Guide

Application note

McASP Design Guide - Tips, Tricks, and Practical Examples

Application note

Processor-SDK RTOS Power Management and Measurement

Application note

PRU-ICSS / PRU_ICSSG Migration Guide

Application note

Securing Arm-Based Application Processors (Rev. F)

White paper

Enabling Matter on Sitara MPU

Application note

From Start to Finish: A Product Development Roadmap for Sitara™ Processors

More literature

Mainline Linux™ ensures stability and innovation

White paper

Common EOS pitfalls in board design

Application note

Powering the AM335x with the TPS65217x . (Rev. I)

User guide

Sitara Linux ALSA DSP Microphone Array Voice Recognition

Application note

AM335x EMIF Tools

Application note

HSR/PRP Solutions on Sitara Processors for Grid Substation Communication

Application note

Linaro Speeds Development in TI Linux SDKs

White paper

POWERLINK on TI Sitara Processors (Rev. A)

White paper

Introduction to EV charging displays

Technical article

The Yocto Project:Changing the way embedded Linux software solutions are develop

White paper

Achieving increased functionality and efficiency in vacuum robots

White paper

AM335x Power Estimation Tool

Application note

Calculating Useful Lifetimes of Embedded Processors (Rev. B)

Application note

AM335x Reliability Considerations in PLC Applications (Rev. A)

Application note

Thermal Design Guide for DSP and Arm Application Processors (Rev. B)

Application note

Powering the AM335x, AM437x, and AM438x with TPS65218D0 (Rev. B)

User guide

PRU-ICSS Getting Starting Guide on Linux (Rev. A)

Application note

Powering the AM335x With the TPS650250 (Rev. B)

User guide

How-To and Troubleshooting Guide for PRU-ICSS PROFIBUS

User guide

AM335x Schematic Checklist (Rev. A)

Application note

Selecting the right processor for your data concentrator design

Technical article

Time Sensitive Networking for Industrial Automation (Rev. C)

White paper

PRU-ICSS EtherCAT Slave Troubleshooting Guide

Application note

High-Speed Interface Layout Guidelines (Rev. J)

Application note

Ethernet PHY Configuration Using MDIO for Industrial Applications (Rev. A)

Application note

Processor SDK RTOS Customization: Modifying Board library to change UART instanc (Rev. A)

Application note

Cities grow smarter through innovative semiconductor technologies

White paper

Data concentrators: The core of energy and data management (Rev. A)

White paper

Profibus on AM335x and AM1810 Sitara ARM Microprocessor White Paper (Rev. B)

White paper

Intra Drive Communication Using 8b-10b Line Code With Programmable Real Time Uni

Application note

AM335x Sitara Processors Silicon Errata (Revs 2.1, 2.0, 1.0) (Rev. I)

Errata

PRU-ICSS Feature Comparison (Rev. G)

Application note

EtherNet/IP on TI's Sitara AM335x Processors (Rev. D)

White paper

Sitara™ processors + WiLink™ 8 Wi-Fi® + Bluetooth® combo connectivity (Rev. A)

Product overview

How to Port WOLFSSL Onto TI Sitara AM335 Starter Kit

Application note