
CDCVF855PWRG4
ActiveIC PLL CLOCK DRIVER 28TSSOP
Deep-Dive with AI
Search across all available documentation for this part.

CDCVF855PWRG4
ActiveIC PLL CLOCK DRIVER 28TSSOP
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CDCVF855PWRG4 | CDCVF855 Series |
---|---|---|
Differential - Input:Output [custom] | True | True |
Differential - Input:Output [custom] | True | True |
Divider/Multiplier [custom] | False | False |
Divider/Multiplier [custom] | False | False |
Frequency - Max [Max] | 220 MHz | 220 MHz |
Input | SSTL-2 | SSTL-2 |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output | SSTL-2 | SSTL-2 |
Package / Case | 28-TSSOP | 28-TSSOP |
Package / Case | 4.4 mm | 4.4 mm |
Package / Case | 0.173 in | 0.173 in |
PLL | Yes with Bypass | Yes with Bypass |
Ratio - Input:Output [custom] | 2 | 2 |
Ratio - Input:Output [custom] | 5 | 5 |
Supplier Device Package | 28-TSSOP | 28-TSSOP |
Type | PLL Clock Driver | PLL Clock Driver |
Voltage - Supply [Max] | 2.7 V | 2.7 V |
Voltage - Supply [Min] | 2.3 V | 2.3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Tape & Reel (TR) | 2000 | $ 1.94 |
CDCVF855 Series
2.5-V phase lock loop DDR clock driver
Part | Mounting Type | Output | Voltage - Supply [Max] | Voltage - Supply [Min] | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Package / Case | Package / Case | Package / Case | Number of Circuits | Supplier Device Package | Type | PLL | Frequency - Max [Max] | Operating Temperature [Min] | Operating Temperature [Max] | Input | Ratio - Input:Output [custom] | Ratio - Input:Output [custom] | Divider/Multiplier [custom] | Divider/Multiplier [custom] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CDCVF855PWR | Surface Mount | SSTL-2 | 2.7 V | 2.3 V | 28-TSSOP | 4.4 mm | 0.173 in | 1 | 28-TSSOP | PLL Clock Driver | Yes with Bypass | 220 MHz | -40 °C | 85 °C | SSTL-2 | 2 | 5 | ||||
Texas Instruments CDCVF855PWRG4 | Surface Mount | SSTL-2 | 2.7 V | 2.3 V | 28-TSSOP | 4.4 mm | 0.173 in | 1 | 28-TSSOP | PLL Clock Driver | Yes with Bypass | 220 MHz | -40 °C | 85 °C | SSTL-2 | 2 | 5 | ||||
Texas Instruments CDCVF855PWG4 | Surface Mount | SSTL-2 | 2.7 V | 2.3 V | 28-TSSOP | 4.4 mm | 0.173 in | 1 | 28-TSSOP | PLL Clock Driver | Yes with Bypass | 220 MHz | -40 °C | 85 °C | SSTL-2 | 2 | 5 | ||||
Texas Instruments CDCVF855PW | Surface Mount | SSTL-2 | 2.7 V | 2.3 V | 28-TSSOP | 4.4 mm | 0.173 in | 1 | 28-TSSOP | PLL Clock Driver | Yes with Bypass | 220 MHz | -40 °C | 85 °C | SSTL-2 | 2 | 5 |
Description
General part information
CDCVF855 Series
The CDCVF855 is a high-performance, low-skew, low-jitter, zero-delay buffer that distributes a differential clock input pair (CLK,CLK) to 4 differential pairs of clock outputs (Y[0:3],Y[0:3]) and one differential pair of feedback clock outputs (FBOUT,FBOUT). The clock outputs are controlled by the clock inputs (CLK,CLK), the feedback clocks (FBIN,FBIN), and the analog power input (AVDD). WhenPWRDWNis high, the outputs switch in phase and frequency with CLK. WhenPWRDWNis low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency-detection circuit detects the low-frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.
When AVDDis strapped low, the PLL is turned off and bypassed for test purposes. The CDCVF855 is also able to track spread-spectrum clocking for reduced EMI.
Because the CDCVF855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCVF855 is characterized for both commercial and industrial temperature ranges.
Documents
Technical documentation and resources
No documents available