Zenode.ai Logo

CD54HC4060 Series

High Speed CMOS Logic 14-Stage Binary Counter with Oscillator

Manufacturer: Texas Instruments
Link to Manufacturer Page: https://www.ti.com/

Catalog

High Speed CMOS Logic 14-Stage Binary Counter with Oscillator

PartCount RateLogic TypeOperating Temperature [Min]Operating Temperature [Max]Number of Bits per ElementResetVoltage - Supply [Max]Voltage - Supply [Min]DirectionMounting TypePackage / CaseTrigger TypeSupplier Device PackageNumber of Elements [custom]
Texas Instruments
CD54HC4060F3A
35 MHz
Binary Counter
-55 C
125 °C
14
Asynchronous
6 V
2 V
Up
Through Hole
16-CDIP (0.300", 7.62mm)
Negative Edge
16-CDIP
1

Key Features

Onboard OscillatorCommon ResetNegative Edge ClockingFanout (Over Temperature Range)Standard Outputs . . . . 10 LSTTL LoadsBus Driver Outputs . . . . 15 LSTTL LoadsWide Operating Temperature Range . . . –55°C to 125°CBalanced Propagation Delay and Transition TimesSignificant Power Reduction Compared to LSTTL Logic ICsHC Types2V to 6V OperationHigh Noise Immunity: NIL= 30%, NIH= 30% of VCCat VCC= 5VHCT Types4.5V to 5.5V OperationDirect LSTTL Input Logic Compatibility, VIL= 0.8V (Max), VIH= 2V (Min)CMOS Input Compatibility, Il1µA at VOL, VOHData sheet acquired from Harris SemiconductorOnboard OscillatorCommon ResetNegative Edge ClockingFanout (Over Temperature Range)Standard Outputs . . . . 10 LSTTL LoadsBus Driver Outputs . . . . 15 LSTTL LoadsWide Operating Temperature Range . . . –55°C to 125°CBalanced Propagation Delay and Transition TimesSignificant Power Reduction Compared to LSTTL Logic ICsHC Types2V to 6V OperationHigh Noise Immunity: NIL= 30%, NIH= 30% of VCCat VCC= 5VHCT Types4.5V to 5.5V OperationDirect LSTTL Input Logic Compatibility, VIL= 0.8V (Max), VIH= 2V (Min)CMOS Input Compatibility, Il1µA at VOL, VOHData sheet acquired from Harris Semiconductor

Description

AI
The ’HC4060 and ’HCT4060 each consist of an oscillator section and 14 ripple-carry binary counter stages. The oscillator configuration allows design of either RC or crystal oscillator circuits. A Master Reset input is provided which resets the counter to the all-0’s state and disables the oscillator. A high level on the MR line accomplishes the reset function. All counter stages are master-slave flip-flops. The state of the counter is advanced one step in binary order on the negative transition ofO). All inputs and outputs are buffered. Schmitt trigger action on the input-pulse-line permits unlimited rise and fall times. In order to achieve a symmetrical waveform in the oscillator section the HCT4060 input pulse switch points are the same as in the HC4060; only the MR input in the HCT4060 has TTL switching levels. The ’HC4060 and ’HCT4060 each consist of an oscillator section and 14 ripple-carry binary counter stages. The oscillator configuration allows design of either RC or crystal oscillator circuits. A Master Reset input is provided which resets the counter to the all-0’s state and disables the oscillator. A high level on the MR line accomplishes the reset function. All counter stages are master-slave flip-flops. The state of the counter is advanced one step in binary order on the negative transition ofO). All inputs and outputs are buffered. Schmitt trigger action on the input-pulse-line permits unlimited rise and fall times. In order to achieve a symmetrical waveform in the oscillator section the HCT4060 input pulse switch points are the same as in the HC4060; only the MR input in the HCT4060 has TTL switching levels.