Zenode.ai Logo
CD74HC164MG4 - 14-SOIC

CD74HC164MG4

Active
Texas Instruments

IC SHIFT REGISTER 8BIT HS 14SOIC

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsLogic Guide
CD74HC164MG4 - 14-SOIC

CD74HC164MG4

Active
Texas Instruments

IC SHIFT REGISTER 8BIT HS 14SOIC

Deep-Dive with AI

DocumentsLogic Guide

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCD74HC164MG474HC164 Series
FunctionSerial to ParallelSerial to Parallel
Logic TypeShift RegisterShift Register
Mounting TypeSurface MountSurface Mount, Through Hole
Number of Bits per Element88
Number of Elements [custom]11
Operating Temperature [Max]125 °C85 - 125 °C
Operating Temperature [Min]-55 °C-55 - -40 °C
Output TypePush-PullPush-Pull
Package / Case3.9 mm3.9 - 7.62 mm
Package / Case0.154 in0.154 - 0.3 in
Package / Case14-SOIC14-SOIC, 14-TSSOP, 14-DIP
Package / Case-5.3 mm
Package / Case-0.209 in
Package / Case-0.173 in
Package / Case-4.4 mm
Supplier Device Package-14-SO, 14-TSSOP
Voltage - Supply [Max]6 V6 V
Voltage - Supply [Min]2 V2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74HC164 Series

8-Bit Parallel-Out Serial Shift Registers

PartLogic TypeNumber of Elements [custom]Mounting TypeOutput TypePackage / CasePackage / CasePackage / CaseNumber of Bits per ElementFunctionOperating Temperature [Max]Operating Temperature [Min]Voltage - Supply [Min]Voltage - Supply [Max]Supplier Device PackagePackage / Case [y]Package / Case [y]Package / Case [custom]Package / Case [custom]
Texas Instruments
SN74HC164DT
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
SN74HC164NS
Shift Shift Register 1 Element 8 Bit 14-SO
Shift Register
1
Surface Mount
Push-Pull
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
14-SO
5.3 mm
0.209 in
Texas Instruments
SN74HC164ANSR
Shift Shift Register 1 Element 8 Bit 14-SO
Shift Register
1
Surface Mount
Push-Pull
14-SOIC
8
Serial to Parallel
85 °C
-40 °C
2 V
6 V
14-SO
5.3 mm
0.209 in
Texas Instruments
CD74HC164M
The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control. The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V
Texas Instruments
SN74HC164DR
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
SN74HC164PWRE4
Shift Shift Register 1 Element 8 Bit 14-TSSOP
Shift Register
1
Surface Mount
Push-Pull
14-TSSOP
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
14-TSSOP
0.173 in
4.4 mm
Texas Instruments
CD74HC164M96G4
Shift Shift Register 1 Element 8 Bit 14-SOIC
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V
Texas Instruments
SN74HC164PW
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
14-TSSOP
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
14-TSSOP
0.173 in
4.4 mm
Texas Instruments
SN74HC164DE4
Shift Shift Register 1 Element 8 Bit 14-SOIC
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
CD74HC164MT
The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control. The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V
Texas Instruments
SN74HC164DRG4
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
CD74HC164E
The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control. The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control.
Shift Register
1
Through Hole
Push-Pull
7.62 mm
0.3 in
14-DIP
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V
Texas Instruments
SN74HC164D
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
CD74HC164M96
The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control. The ’HC164 and ’HCT164 are 8-bit, serial-in, parallel-out, shift registers with asynchronous reset. Data is shifted on the positive edge of Clock (CLK). A LOW on the RESET (CLR) pin resets the shift register and all outputs go to the LOW state regardless of the input conditions. Two Serial Data inputs (A and B) are provided, either one can be used as a data enable control.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V
Texas Instruments
SN74HC164NSR
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
14-SO
5.3 mm
0.209 in
Texas Instruments
SN74HC164N
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Through Hole
Push-Pull
7.62 mm
0.3 in
14-DIP
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
SN74HC164PWRG4
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
14-TSSOP
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
14-TSSOP
0.173 in
4.4 mm
Texas Instruments
SN74HC164PWT
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
14-TSSOP
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
14-TSSOP
0.173 in
4.4 mm
Texas Instruments
CD74HC164MG4
Shift Shift Register 1 Element 8 Bit 14-SOIC
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V
Texas Instruments
SN74HC164DRG3
These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-40 °C
2 V
6 V
Texas Instruments
CD74HC164ME4
Shift Shift Register 1 Element 8 Bit 14-SOIC
Shift Register
1
Surface Mount
Push-Pull
3.9 mm
0.154 in
14-SOIC
8
Serial to Parallel
125 °C
-55 °C
2 V
6 V

Description

General part information

74HC164 Series

These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.

These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) inputs permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum set-up time requirements are met. Clocking occurs on the low-to-high-level transition of CLK.

Documents

Technical documentation and resources