Zenode.ai Logo
TPS3836J25MDBVTEP - SOT753

TPS3836J25MDBVTEP

Active
Texas Instruments

ENHANCED PRODUCT NANOPOWER SUPERVISORY CIRCUIT

Deep-Dive with AI

Search across all available documentation for this part.

TPS3836J25MDBVTEP - SOT753

TPS3836J25MDBVTEP

Active
Texas Instruments

ENHANCED PRODUCT NANOPOWER SUPERVISORY CIRCUIT

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationTPS3836J25MDBVTEPTPS3836-EP Series
Mounting TypeSurface MountSurface Mount
Number of Voltages Monitored11
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 C-55 C
OutputTotem Pole, Push-PullTotem Pole, Push-Pull
Package / CaseSOT-753, SC-74ASOT-753, SC-74A
ResetActive LowActive Low
Reset Timeout-200 ms
Reset Timeout [Min]5 ms5 ms
Supplier Device PackageSOT-23-5SOT-23-5
TypeSimple Reset/Power-On ResetSimple Reset/Power-On Reset
Voltage - Threshold2.25 V2.25 - 2.64 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

TPS3836-EP Series

Enhanced Product Nanopower Supervisory Circuit

PartTypeSupplier Device PackageReset Timeout [Min]Voltage - ThresholdNumber of Voltages MonitoredPackage / CaseOperating Temperature [Min]Operating Temperature [Max]ResetOutputMounting TypeReset Timeout
Texas Instruments
TPS3836J25MDBVTEP
The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems. During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT. When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms. When the supply voltage drops below VIT, the output becomes active (low) again. All the devices of this family have a fixed-sense VITset by an internal voltage divider. The TPS3836 has an active-low push-pullRESEToutput. The TPS3837 has active-high push-pull RESET, and the TPS3838 integrates an active-low open-drainRESEToutput. The product spectrum is designed for supply voltages of 1.8 V, 2.5 V, 3 V, and 3.3 V. The circuits are available in a 5-pin SOT-23 package. The TPS3836, TPS3837, and TPS3838 families are characterized for operation over a temperature range of –55°C to 125°C. The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems. During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT. When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms. When the supply voltage drops below VIT, the output becomes active (low) again. All the devices of this family have a fixed-sense VITset by an internal voltage divider. The TPS3836 has an active-low push-pullRESEToutput. The TPS3837 has active-high push-pull RESET, and the TPS3838 integrates an active-low open-drainRESEToutput. The product spectrum is designed for supply voltages of 1.8 V, 2.5 V, 3 V, and 3.3 V. The circuits are available in a 5-pin SOT-23 package. The TPS3836, TPS3837, and TPS3838 families are characterized for operation over a temperature range of –55°C to 125°C.
Simple Reset/Power-On Reset
SOT-23-5
5 ms
2.25 V
1
SC-74A, SOT-753
-55 C
125 °C
Active Low
Push-Pull, Totem Pole
Surface Mount
Texas Instruments
TPS3836L30MDBVREP
The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems. During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT. When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms. When the supply voltage drops below VIT, the output becomes active (low) again. All the devices of this family have a fixed-sense VITset by an internal voltage divider. The TPS3836 has an active-low push-pullRESEToutput. The TPS3837 has active-high push-pull RESET, and the TPS3838 integrates an active-low open-drainRESEToutput. The product spectrum is designed for supply voltages of 1.8 V, 2.5 V, 3 V, and 3.3 V. The circuits are available in a 5-pin SOT-23 package. The TPS3836, TPS3837, and TPS3838 families are characterized for operation over a temperature range of –55°C to 125°C. The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems. During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT. When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms. When the supply voltage drops below VIT, the output becomes active (low) again. All the devices of this family have a fixed-sense VITset by an internal voltage divider. The TPS3836 has an active-low push-pullRESEToutput. The TPS3837 has active-high push-pull RESET, and the TPS3838 integrates an active-low open-drainRESEToutput. The product spectrum is designed for supply voltages of 1.8 V, 2.5 V, 3 V, and 3.3 V. The circuits are available in a 5-pin SOT-23 package. The TPS3836, TPS3837, and TPS3838 families are characterized for operation over a temperature range of –55°C to 125°C.
Simple Reset/Power-On Reset
SOT-23-5
5 ms
2.64 V
1
SC-74A, SOT-753
-55 C
125 °C
Active Low
Push-Pull, Totem Pole
Surface Mount
Texas Instruments
V62/06637-17XE
The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems. During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT. When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms. When the supply voltage drops below VIT, the output becomes active (low) again. All the devices of this family have a fixed-sense VITset by an internal voltage divider. The TPS3836 has an active-low push-pullRESEToutput. The TPS3837 has active-high push-pull RESET, and the TPS3838 integrates an active-low open-drainRESEToutput. The product spectrum is designed for supply voltages of 1.8 V, 2.5 V, 3 V, and 3.3 V. The circuits are available in a 5-pin SOT-23 package. The TPS3836, TPS3837, and TPS3838 families are characterized for operation over a temperature range of –55°C to 125°C. The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems. During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT. When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms. When the supply voltage drops below VIT, the output becomes active (low) again. All the devices of this family have a fixed-sense VITset by an internal voltage divider. The TPS3836 has an active-low push-pullRESEToutput. The TPS3837 has active-high push-pull RESET, and the TPS3838 integrates an active-low open-drainRESEToutput. The product spectrum is designed for supply voltages of 1.8 V, 2.5 V, 3 V, and 3.3 V. The circuits are available in a 5-pin SOT-23 package. The TPS3836, TPS3837, and TPS3838 families are characterized for operation over a temperature range of –55°C to 125°C.
Simple Reset/Power-On Reset
SOT-23-5
2.64 V
1
SC-74A, SOT-753
-55 C
125 °C
Active Low
Push-Pull, Totem Pole
Surface Mount
200 ms

Description

General part information

TPS3836-EP Series

The TPS3836, TPS3837, TPS3838 families of supervisory circuits provide circuit initialization and timing supervision, primarily for digital signal processing (DSP) and processor-based systems.

During power on,RESETis asserted when the supply voltage VDDbecomes higher than 1.1 V. Thereafter, the supervisory circuit monitors VDDand keepsRESEToutput active as long as VDDremains below the threshold voltage (VIT). An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time starts after VDDhas risen above VIT.

When CT is connected to GND, a fixed delay time of typical 10 ms is asserted. When connected to VDD, the delay time is typically 200 ms.

Documents

Technical documentation and resources