Zenode.ai Logo
CDCR83ADBQR - https://ti.com/content/dam/ticom/images/products/package/d/dbq0024a.png

CDCR83ADBQR

Active
Texas Instruments

IC DIRECT RAMBUS CLK GEN 24-QSOP

Deep-Dive with AI

Search across all available documentation for this part.

CDCR83ADBQR - https://ti.com/content/dam/ticom/images/products/package/d/dbq0024a.png

CDCR83ADBQR

Active
Texas Instruments

IC DIRECT RAMBUS CLK GEN 24-QSOP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCR83ADBQRCDCR83 Series
Differential - Input:OutputNo/YesNo/Yes
Frequency - Max [Max]400 MHz400 MHz
InputTTLTTL
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputClockClock
Package / Case24-SSOP24-SSOP
PLLTrueTrue
Ratio - Input:Output [custom]1:11:1
Supplier Device Package24-SSOP24-SSOP
Voltage - Supply [Max]3.465 V3.465 V
Voltage - Supply [Min]3.135 V3.135 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2500$ 2.84
Texas InstrumentsLARGE T&R 1$ 4.27
100$ 3.74
250$ 2.62
1000$ 2.11

CDCR83 Series

IC DIRECT RAMBUS CLK GEN 24-QSOP

PartInputNumber of CircuitsPLLPackage / CaseRatio - Input:Output [custom]Mounting TypeOperating Temperature [Min]Operating Temperature [Max]Differential - Input:OutputSupplier Device PackageFrequency - Max [Max]OutputVoltage - Supply [Min]Voltage - Supply [Max]
Texas Instruments
CDCR83ADBQ
TTL
1
24-SSOP
1:1
Surface Mount
-40 °C
85 °C
No/Yes
24-SSOP
400 MHz
Clock
3.135 V
3.465 V
Texas Instruments
CDCR83ADBQRG4
TTL
1
24-SSOP
1:1
Surface Mount
-40 °C
85 °C
No/Yes
24-SSOP
400 MHz
Clock
3.135 V
3.465 V
Texas Instruments
CDCR83ADBQR
TTL
1
24-SSOP
1:1
Surface Mount
-40 °C
85 °C
No/Yes
24-SSOP
400 MHz
Clock
3.135 V
3.465 V
Texas Instruments
CDCR83DBQRG4
TTL
1
24-SSOP
1:1
Surface Mount
-40 °C
85 °C
No/Yes
24-SSOP
400 MHz
Clock
3.135 V
3.465 V
Texas Instruments
CDCR83DBQR
TTL
1
24-SSOP
1:1
Surface Mount
-40 °C
85 °C
No/Yes
24-SSOP
400 MHz
Clock
3.135 V
3.465 V
Texas Instruments
CDCR83ADBQG4
TTL
1
24-SSOP
1:1
Surface Mount
-40 °C
85 °C
No/Yes
24-SSOP
400 MHz
Clock
3.135 V
3.465 V

Description

General part information

CDCR83 Series

The Direct Rambus clock generator (DRCG) provides the necessary clock signals to support a Direct Rambus memory subsystem. It includes signals to synchronize the Direct Rambus channel clock to an external system or processor clock. It is designed to support Direct Rambus memory on a desktop, workstation, server, and mobile PC motherboards. DRCG also provides an off-the-shelf solution for a broad range of Direct Rambus memory applications.

The DRCG provides clock multiplication and phase alignment for a Direct Rambus memory subsystem to enable synchronous communication between the Rambus channel and ASIC clock domains. In a Direct Rambus memory subsystem, a system clock source provides the REFCLK and PCLK clock references to the DRCG and memory controller, respectively. The DRCG multiplies REFCLK and drives a high-speed BUSCLK to RDRAMs and the memory controller. Gear ratio logic in the memory controller divides the PCLK and BUSCLK frequencies by ratios M and N such that PCLKM = SYNCLKN, where SYNCLK = BUSCLK/4. The DRCG detects the phase difference between PCLKM and SYNCLKN and adjusts the phase of BUSCLK such that the skew between PCLKM and SYNCLKN is minimized. This allows data to be transferred across the SYNCLK/PCLK boundary without incurring additional latency.

User control is provided by multiply and mode selection terminals. The multiply terminals provide selection of one of four clock frequency multiply ratios, generating BUSCLK frequencies ranging from 267 MHz to 400 MHz with clock references ranging from 33 MHz to 100 MHz. The mode select terminals can be used to select a bypass mode where the frequency multiplied reference clock is directly output to the Rambus channel for systems where synchronization between the Rambus clock and a system clock is not required. Test modes are provided to bypass the PLL and output REFCLK on the Rambus channel and to place the outputs in a high-impedance state for board testing.

Documents

Technical documentation and resources