Zenode.ai Logo
SN74LV374ATPWREP - https://ti.com/content/dam/ticom/images/products/package/p/pw0020a.png

SN74LV374ATPWREP

Active
Texas Instruments

ENHANCED PRODUCT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS 20-TSSOP -40 TO 105

Deep-Dive with AI

Search across all available documentation for this part.

SN74LV374ATPWREP - https://ti.com/content/dam/ticom/images/products/package/p/pw0020a.png

SN74LV374ATPWREP

Active
Texas Instruments

ENHANCED PRODUCT OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS 20-TSSOP -40 TO 105

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74LV374ATPWREP
Clock Frequency170 MHz
Current - Output High, Low [custom]16 mA
Current - Output High, Low [custom]16 mA
Current - Quiescent (Iq)20 çA
FunctionStandard
Input Capacitance2.9 pF
Max Propagation Delay @ V, Max CL10.1 ns
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements [custom]1
Operating Temperature [Max]105 °C
Operating Temperature [Min]-40 °C
Output TypeTri-State, Non-Inverted
Package / Case0.173 in
Package / Case4.4 mm
Package / Case20-TSSOP
Supplier Device Package20-TSSOP
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

SN74LV374A-EP Series

Enhanced Product Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs

PartVoltage - Supply [Min]Voltage - Supply [Max]Current - Output High, Low [custom]Current - Output High, Low [custom]Current - Quiescent (Iq)Package / CasePackage / CasePackage / CaseSupplier Device PackageMounting TypeOperating Temperature [Max]Operating Temperature [Min]Input CapacitanceTypeNumber of Bits per ElementOutput TypeClock FrequencyMax Propagation Delay @ V, Max CLNumber of Elements [custom]FunctionTrigger Type
Texas Instruments
SN74LV374ATPWREP
The SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
2 V
5.5 V
16 mA
16 mA
20 çA
0.173 in
4.4 mm
20-TSSOP
20-TSSOP
Surface Mount
105 °C
-40 °C
2.9 pF
D-Type
8
Tri-State, Non-Inverted
170 MHz
10.1 ns
1
Standard
Positive Edge

Description

General part information

SN74LV374A-EP Series

The SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation.

This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.