Zenode.ai Logo
CDCV855PWG4 - 28-TSSOP

CDCV855PWG4

Active
Texas Instruments

IC PLL CLOCK DRIVER 28TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

CDCV855PWG4 - 28-TSSOP

CDCV855PWG4

Active
Texas Instruments

IC PLL CLOCK DRIVER 28TSSOP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCV855PWG4CDCV855 Series
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Divider/Multiplier [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Frequency - Max [Max]180 MHz180 MHz
InputSSTL-2SSTL-2
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]70 ░C70 - 85 ░C
Operating Temperature [Min]0 °C-40 - 0 °C
OutputSSTL-2SSTL-2
Package / Case28-TSSOP28-TSSOP
Package / Case4.4 mm4.4 mm
Package / Case0.173 in0.173 in
PLLYes with BypassYes with Bypass
Ratio - Input:Output [custom]1:51:5
Supplier Device Package28-TSSOP28-TSSOP
TypePLL Clock DriverPLL Clock Driver
Voltage - Supply [Max]2.7 V2.7 V
Voltage - Supply [Min]2.3 V2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 200$ 2.96

CDCV855 Series

1:4 DDR pll clock driver

PartOperating Temperature [Max]Operating Temperature [Min]OutputDifferential - Input:Output [custom]Differential - Input:Output [custom]Supplier Device PackageRatio - Input:Output [custom]PLLInputNumber of CircuitsPackage / CasePackage / CasePackage / CaseFrequency - Max [Max]TypeDivider/Multiplier [custom]Divider/Multiplier [custom]Mounting TypeVoltage - Supply [Max]Voltage - Supply [Min]
Texas Instruments
CDCV855PWRG4
70 ░C
0 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855IPW
85 °C
-40 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855IPWG4
85 °C
-40 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855IPWR
85 °C
-40 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855PWG4
70 ░C
0 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855PWR
70 ░C
0 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855IPWRG4
85 °C
-40 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V
Texas Instruments
CDCV855PW
70 ░C
0 °C
SSTL-2
28-TSSOP
1:5
Yes with Bypass
SSTL-2
1
28-TSSOP
4.4 mm
0.173 in
180 MHz
PLL Clock Driver
Surface Mount
2.7 V
2.3 V

Description

General part information

CDCV855 Series

The CDCV855 is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK, CLK\) to four differential pairs of clock outputs (Y[0:3], Y[0:3]\) and one differential pair of feedback clock outputs (FBOUT, FBOUT\). When PWRDWN\ is high, the outputs switch in phase and frequency with CLK. When PWRDWN\ is low, all outputs are disabled to a high-impedance state (3-state), and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low-frequency condition and after applying a >20-MHz input signal this detection circuit turns on the PLL again and enables the outputs.

When AVDDis tied to GND, the PLL is turned off and bypassed for test purposes. The CDCV855 is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV855 is characterized for both commercial and industrial temperature ranges.

Documents

Technical documentation and resources

No documents available