
CDCV855PW
ActiveIC PLL CLOCK DRIVER 28TSSOP
Deep-Dive with AI
Search across all available documentation for this part.

CDCV855PW
ActiveIC PLL CLOCK DRIVER 28TSSOP
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CDCV855PW | CDCV855 Series |
---|---|---|
Differential - Input:Output [custom] | True | True |
Differential - Input:Output [custom] | True | True |
Divider/Multiplier [custom] | False | False |
Divider/Multiplier [custom] | False | False |
Frequency - Max [Max] | 180 MHz | 180 MHz |
Input | SSTL-2 | SSTL-2 |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 70 ░C | 70 - 85 ░C |
Operating Temperature [Min] | 0 °C | -40 - 0 °C |
Output | SSTL-2 | SSTL-2 |
Package / Case | 28-TSSOP | 28-TSSOP |
Package / Case | 4.4 mm | 4.4 mm |
Package / Case | 0.173 in | 0.173 in |
PLL | Yes with Bypass | Yes with Bypass |
Ratio - Input:Output [custom] | 1:5 | 1:5 |
Supplier Device Package | 28-TSSOP | 28-TSSOP |
Type | PLL Clock Driver | PLL Clock Driver |
Voltage - Supply [Max] | 2.7 V | 2.7 V |
Voltage - Supply [Min] | 2.3 V | 2.3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Tube | 350 | $ 2.87 | |
Texas Instruments | TUBE | 1 | $ 3.57 | |
100 | $ 3.13 | |||
250 | $ 2.19 | |||
1000 | $ 1.77 |
CDCV855 Series
1:4 DDR pll clock driver
Part | Operating Temperature [Max] | Operating Temperature [Min] | Output | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Supplier Device Package | Ratio - Input:Output [custom] | PLL | Input | Number of Circuits | Package / Case | Package / Case | Package / Case | Frequency - Max [Max] | Type | Divider/Multiplier [custom] | Divider/Multiplier [custom] | Mounting Type | Voltage - Supply [Max] | Voltage - Supply [Min] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CDCV855PWRG4 | 70 ░C | 0 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855IPW | 85 °C | -40 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855IPWG4 | 85 °C | -40 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855IPWR | 85 °C | -40 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855PWG4 | 70 ░C | 0 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855PWR | 70 ░C | 0 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855IPWRG4 | 85 °C | -40 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V | ||||
Texas Instruments CDCV855PW | 70 ░C | 0 °C | SSTL-2 | 28-TSSOP | 1:5 | Yes with Bypass | SSTL-2 | 1 | 28-TSSOP | 4.4 mm | 0.173 in | 180 MHz | PLL Clock Driver | Surface Mount | 2.7 V | 2.3 V |
Description
General part information
CDCV855 Series
The CDCV855 is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK, CLK\) to four differential pairs of clock outputs (Y[0:3], Y[0:3]\) and one differential pair of feedback clock outputs (FBOUT, FBOUT\). When PWRDWN\ is high, the outputs switch in phase and frequency with CLK. When PWRDWN\ is low, all outputs are disabled to a high-impedance state (3-state), and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low-frequency condition and after applying a >20-MHz input signal this detection circuit turns on the PLL again and enables the outputs.
When AVDDis tied to GND, the PLL is turned off and bypassed for test purposes. The CDCV855 is also able to track spread spectrum clocking for reduced EMI.
Since the CDCV855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV855 is characterized for both commercial and industrial temperature ranges.
Documents
Technical documentation and resources