Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CD74HC4017PW | 74HC4017 Series |
---|---|---|
Count Rate | 35 MHz | 35 MHz |
Direction | Up | Up |
Grade | - | Automotive |
Logic Type | Decade, Counter | Decade, Counter |
Mounting Type | Surface Mount | Surface Mount, Through Hole |
Number of Bits per Element | 10 | 10 |
Number of Elements [custom] | 1 | 1 |
Operating Temperature [Max] | 125 °C | 125 °C |
Operating Temperature [Min] | -55 C | -55 - -40 C |
Package / Case | 16-TSSOP | 16-SOIC, 16-SOIC (0.209", 5.30mm Width), 16-TSSOP, 16-DIP |
Package / Case | - | 0.154 - 7.62 mm Width |
Package / Case [x] | 0.173 " | 0.173 " |
Package / Case [x] | 4.4 mm | 4.4 mm |
Qualification | - | AEC-Q100 |
Reset | Asynchronous | Asynchronous |
Supplier Device Package | 16-TSSOP | 16-SOIC, 16-SO, 16-TSSOP, 16-PDIP |
Timing | Synchronous | Synchronous |
Trigger Type | Negative, Positive | Negative, Positive |
Voltage - Supply [Max] | 6 V | 6 V |
Voltage - Supply [Min] | 2 V | 2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
74HC4017 Series
HIGH SPEED CMOS LOGIC DECADE COUNTER/DIVIDER WITH 10 DECODED OUTPUTS
Part | Voltage - Supply [Max] | Voltage - Supply [Min] | Direction | Operating Temperature [Min] | Operating Temperature [Max] | Supplier Device Package | Number of Elements [custom] | Reset | Timing | Trigger Type | Package / Case | Package / Case | Logic Type | Mounting Type | Count Rate | Number of Bits per Element | Package / Case [x] | Package / Case [x] | Grade | Qualification |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CD74HC4017MTThe ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads.
The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads. | 6 V | 2 V | Up | -55 C | 125 °C | 16-SOIC | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC | 0.154 in, 3.9 mm Width | Counter, Decade | Surface Mount | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017NSRThe ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads.
The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads. | 6 V | 2 V | Up | -55 C | 125 °C | 16-SO | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC (0.209", 5.30mm Width) | Counter, Decade | Surface Mount | 35 MHz | 10 | |||||
Texas Instruments CD74HC4017M96The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads.
The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads. | 6 V | 2 V | Up | -55 C | 125 °C | 16-SOIC | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC | 0.154 in, 3.9 mm Width | Counter, Decade | Surface Mount | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017PWCounter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-TSSOP | 6 V | 2 V | Up | -55 C | 125 °C | 16-TSSOP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-TSSOP | Counter, Decade | Surface Mount | 35 MHz | 10 | 0.173 " | 4.4 mm | |||
Texas Instruments CD74HC4017QPWRG4Q1The CD74HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each of the decoded outputs normally is low and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry (TC) output transitions low to high after output 9 goes from high to low, and can be used in conjunction with the clock enable (CE) input to cascade several stages.CEdisables counting when in the high state. A master reset (MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.
The device can drive up to ten low-power Schottky equivalent loads.
The CD74HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each of the decoded outputs normally is low and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry (TC) output transitions low to high after output 9 goes from high to low, and can be used in conjunction with the clock enable (CE) input to cascade several stages.CEdisables counting when in the high state. A master reset (MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.
The device can drive up to ten low-power Schottky equivalent loads. | 6 V | 2 V | Up | -40 °C | 125 °C | 16-TSSOP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-TSSOP | Counter, Decade | Surface Mount | 35 MHz | 10 | 0.173 " | 4.4 mm | Automotive | AEC-Q100 | |
Texas Instruments CD74HC4017EE4Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-PDIP | 6 V | 2 V | Up | -55 C | 125 °C | 16-PDIP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-DIP | 0.3 in, 7.62 mm | Counter, Decade | Through Hole | 10 | |||||
Texas Instruments CD74HC4017QM96Q1Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-SOIC | 6 V | 2 V | Up | -40 °C | 125 °C | 16-SOIC | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC | 0.154 in, 3.9 mm Width | Counter, Decade | Surface Mount | 35 MHz | 10 | Automotive | AEC-Q100 | ||
Texas Instruments CD74HC4017QM96EPThe CD74HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each of the decoded outputs normally is low and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry (TC) output transitions low to high after output 9 goes from high to low and can be used in conjunction with the clock enable (CE)\ input to cascade several stages. CE\ disables counting when in the high state. A master reset (MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.
The device can drive up to ten low-power Schottky equivalent loads.
The CD74HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each of the decoded outputs normally is low and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry (TC) output transitions low to high after output 9 goes from high to low and can be used in conjunction with the clock enable (CE)\ input to cascade several stages. CE\ disables counting when in the high state. A master reset (MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.
The device can drive up to ten low-power Schottky equivalent loads. | 6 V | 2 V | Up | -40 °C | 125 °C | 16-SOIC | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC | 0.154 in, 3.9 mm Width | Counter, Decade | Surface Mount | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017EThe ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads.
The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads. | 6 V | 2 V | Up | -55 C | 125 °C | 16-PDIP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-DIP | 0.3 in, 7.62 mm | Counter, Decade | Through Hole | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017QPWRQ1Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-TSSOP | 6 V | 2 V | Up | -40 °C | 125 °C | 16-TSSOP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-TSSOP | Counter, Decade | Surface Mount | 35 MHz | 10 | 0.173 " | 4.4 mm | Automotive | AEC-Q100 | |
Texas Instruments CD74HC4017MThe ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads.
The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads. | 6 V | 2 V | Up | -55 C | 125 °C | 16-SOIC | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC | 0.154 in, 3.9 mm Width | Counter, Decade | Surface Mount | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017EG4Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-PDIP | 6 V | 2 V | Up | -55 C | 125 °C | 16-PDIP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-DIP | 0.3 in, 7.62 mm | Counter, Decade | Through Hole | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017MTE4Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-SOIC | 6 V | 2 V | Up | -55 C | 125 °C | 16-SOIC | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC | 0.154 in, 3.9 mm Width | Counter, Decade | Surface Mount | 35 MHz | 10 | ||||
Texas Instruments CD74HC4017NSRE4Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-SO | 6 V | 2 V | Up | -55 C | 125 °C | 16-SO | 1 | Asynchronous | Synchronous | Negative, Positive | 16-SOIC (0.209", 5.30mm Width) | Counter, Decade | Surface Mount | 35 MHz | 10 | |||||
Texas Instruments CD74HC4017QPWREPThe CD74HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each of the decoded outputs normally is low and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry (TC) output transitions low to high after output 9 goes from high to low and can be used in conjunction with the clock enable (CE)\ input to cascade several stages. CE\ disables counting when in the high state. A master reset (MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.
The device can drive up to ten low-power Schottky equivalent loads.
The CD74HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each of the decoded outputs normally is low and sequentially goes high on the low-to-high transition clock period of the ten-clock-period cycle. The carry (TC) output transitions low to high after output 9 goes from high to low and can be used in conjunction with the clock enable (CE)\ input to cascade several stages. CE\ disables counting when in the high state. A master reset (MR) input also is provided that, when taken high, sets all the decoded outputs, except output 0, to low.
The device can drive up to ten low-power Schottky equivalent loads. | 6 V | 2 V | Up | -40 °C | 125 °C | 16-TSSOP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-TSSOP | Counter, Decade | Surface Mount | 35 MHz | 10 | 0.173 " | 4.4 mm | |||
Texas Instruments CD74HC4017PWRThe ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads.
The ’HC4017 is a high speed silicon gate CMOS 5-stage Johnson counter with 10 decoded outputs. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition clock period of the 10 clock period cycle. The CARRY (TC) output transitions low to high after OUTPUT 10 goes low, and can be used in conjunction with the CLOCK ENABLE (CE\) to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET (MR) input is also provided which when taken high sets all the decoded outputs, except "0", low.
The device can drive up to 10 low power Schottky equivalent loads. | 6 V | 2 V | Up | -55 C | 125 °C | 16-TSSOP | 1 | Asynchronous | Synchronous | Negative, Positive | 16-TSSOP | Counter, Decade | Surface Mount | 35 MHz | 10 | 0.173 " | 4.4 mm |
Description
General part information
74HC4017 Series
Counter IC Counter, Decade 1 Element 10 Bit Positive, Negative 16-TSSOP