
ADC32J42IRGZR
ActiveDUAL-CHANNEL, 14-BIT, 50-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)
Deep-Dive with AI
Search across all available documentation for this part.

ADC32J42IRGZR
ActiveDUAL-CHANNEL, 14-BIT, 50-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC32J42IRGZR | ADC32J42 Series |
---|---|---|
Architecture | - | Pipelined |
Configuration | - | ADC |
Data Interface | - | JESD204B |
Features | - | Simultaneous Sampling |
Input Type | - | Differential |
Mounting Type | Surface Mount | Surface Mount |
Number of A/D Converters | - | 2 |
Number of Bits | - | 14 |
Number of Inputs | - | 2 |
Operating Temperature | - | -40 °C |
Operating Temperature | - | 85 °C |
Package / Case | 48-VFQFN Exposed Pad | 48-VFQFN Exposed Pad |
Reference Type | - | Internal, External |
Sampling Rate (Per Second) | - | 50 M |
Supplier Device Package | 48-VQFN (7x7) | 48-VQFN (7x7) |
Voltage - Supply, Analog | - | 1.7 V |
Voltage - Supply, Analog | - | 1.9 V |
Voltage - Supply, Digital | - | 1.7 V |
Voltage - Supply, Digital | - | 1.9 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC32J42 Series
Dual-Channel, 14-Bit, 50-MSPS Analog-to-Digital Converter (ADC)
Part | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] | Supplier Device Package | Number of A/D Converters | Data Interface | Sampling Rate (Per Second) | Input Type | Architecture | Configuration | Package / Case | Number of Bits | Operating Temperature [Min] | Operating Temperature [Max] | Mounting Type | Number of Inputs | Features | Reference Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC32J42IRGZTThe ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. | 1.7 V | 1.9 V | 1.7 V | 1.9 V | 48-VQFN (7x7) | 2 | JESD204B | 50 M | Differential | Pipelined | ADC | 48-VFQFN Exposed Pad | 14 | -40 °C | 85 °C | Surface Mount | 2 | Simultaneous Sampling | External, Internal |
Texas Instruments ADC32J42IRGZRThe ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. | 48-VQFN (7x7) | 48-VFQFN Exposed Pad | Surface Mount |
Description
General part information
ADC32J42 Series
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J4x are a high-linearity, ultra-low power, dual-channel, 14-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC32J4x family supports JESD204B interface in order to reduce the number of interface lines, thus allowing high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock, which is used to serialize the 14-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.