Zenode.ai Logo
CD74ACT238E - https://ti.com/content/dam/ticom/images/products/package/n/n0016a.png

CD74ACT238E

Active
Texas Instruments

3-LINE TO 8-LINE NON-INVERTING DECODER/DEMULTIPLEXER

Deep-Dive with AI

Search across all available documentation for this part.

CD74ACT238E - https://ti.com/content/dam/ticom/images/products/package/n/n0016a.png

CD74ACT238E

Active
Texas Instruments

3-LINE TO 8-LINE NON-INVERTING DECODER/DEMULTIPLEXER

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD74ACT238E
Circuit1 x 3:8
Current - Output High, Low [custom]24 mA
Current - Output High, Low [custom]24 mA
Independent Circuits1
Mounting TypeThrough Hole
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case0.3 in, 7.62 mm
Package / Case16-DIP
Supplier Device Package16-PDIP
TypeDecoder/Demultiplexer
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V
Voltage Supply SourceSingle Supply

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74ACT238 Series

3-Line to 8-Line Non-Inverting Decoder/Demultiplexer

PartVoltage Supply SourceCircuitCurrent - Output High, Low [custom]Current - Output High, Low [custom]TypeOperating Temperature [Min]Operating Temperature [Max]Mounting TypeIndependent CircuitsVoltage - Supply [Max]Voltage - Supply [Min]Supplier Device PackagePackage / CasePackage / Case
Texas Instruments
CD74ACT238E
The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible. The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information). The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible. The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information).
Single Supply
1 x 3:8
24 mA
24 mA
Decoder/Demultiplexer
-55 °C
125 °C
Through Hole
1
5.5 V
4.5 V
16-PDIP
0.3 in, 7.62 mm
16-DIP

Description

General part information

74ACT238 Series

The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information).

The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

Documents

Technical documentation and resources