
CD74ACT238E
Active3-LINE TO 8-LINE NON-INVERTING DECODER/DEMULTIPLEXER
Deep-Dive with AI
Search across all available documentation for this part.

CD74ACT238E
Active3-LINE TO 8-LINE NON-INVERTING DECODER/DEMULTIPLEXER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
Specification | CD74ACT238E |
---|---|
Circuit | 1 x 3:8 |
Current - Output High, Low [custom] | 24 mA |
Current - Output High, Low [custom] | 24 mA |
Independent Circuits | 1 |
Mounting Type | Through Hole |
Operating Temperature [Max] | 125 °C |
Operating Temperature [Min] | -55 °C |
Package / Case | 0.3 in, 7.62 mm |
Package / Case | 16-DIP |
Supplier Device Package | 16-PDIP |
Type | Decoder/Demultiplexer |
Voltage - Supply [Max] | 5.5 V |
Voltage - Supply [Min] | 4.5 V |
Voltage Supply Source | Single Supply |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
74ACT238 Series
3-Line to 8-Line Non-Inverting Decoder/Demultiplexer
Part | Voltage Supply Source | Circuit | Current - Output High, Low [custom] | Current - Output High, Low [custom] | Type | Operating Temperature [Min] | Operating Temperature [Max] | Mounting Type | Independent Circuits | Voltage - Supply [Max] | Voltage - Supply [Min] | Supplier Device Package | Package / Case | Package / Case |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CD74ACT238EThe CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.
The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information).
The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.
The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information). | Single Supply | 1 x 3:8 | 24 mA | 24 mA | Decoder/Demultiplexer | -55 °C | 125 °C | Through Hole | 1 | 5.5 V | 4.5 V | 16-PDIP | 0.3 in, 7.62 mm | 16-DIP |
Description
General part information
74ACT238 Series
The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.
The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information).
The CD74ACT238 decoder/demultiplexer is designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.
Documents
Technical documentation and resources