Zenode.ai Logo
DAC5675AEVM - DAC5675AEVM

DAC5675AEVM

Active
Texas Instruments

EVAL MODULE FOR DAC5675

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
DAC5675AEVM - DAC5675AEVM

DAC5675AEVM

Active
Texas Instruments

EVAL MODULE FOR DAC5675

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationDAC5675AEVMDAC5675 Series
Architecture-Current Source
DAC TypeCurrentCurrent
Data InterfaceParallelLVDS - Parallel, Parallel
Differential Output-True
INL/DNL (LSB)--2 - -1.5 LSB
INL/DNL (LSB)-1.5 - 2 LSB
Mounting Type-Surface Mount
Number of Bits1414
Number of DAC's11
Operating Temperature--55 - -40 °C
Operating Temperature-85 - 125 °C
Output Type-Current - Unbuffered
Package / Case-48-PowerTQFP, 52-CFlatPack
Reference Type-Internal, External
Sampling Rate (Per Second)400 M400 M
Settling Time20 ns12 - 20 ns
Supplied ContentsBoard(s)Board(s)
Supplier Device Package-48-HTQFP (7x7), 52-CFP
Utilized IC / PartDAC5675ADAC5675A
Voltage - Supply, Analog-3.15 V
Voltage - Supply, Analog-3.6 V
Voltage - Supply, Digital-3.6 V
Voltage - Supply, Digital-3.15 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DAC5675 Series

IC DAC 14BIT A-OUT 48HTQFP

PartVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Operating Temperature [Min]Operating Temperature [Max]Settling TimeMounting TypeNumber of BitsData InterfaceOutput TypeArchitecturePackage / CaseINL/DNL (LSB) [Min]INL/DNL (LSB) [Max]Reference TypeSupplier Device PackageDifferential OutputVoltage - Supply, Digital [Max]Voltage - Supply, Digital [Min]Sampling Rate (Per Second)Utilized IC / PartSupplied ContentsDAC TypeNumber of DAC's
Texas Instruments
DAC5675IPHPRG4
14 Bit Digital to Analog Converter 1 48-HTQFP (7x7)
3.15 V
3.6 V
-40 °C
85 °C
12 ns
Surface Mount
14
LVDS - Parallel
Current - Unbuffered
Current Source
48-PowerTQFP
-2 LSB, -1.5 LSB
1.5 LSB, 2 LSB
External, Internal
48-HTQFP (7x7)
3.6 V
3.15 V
Texas Instruments
DAC5675IPHPR
14 Bit Digital to Analog Converter 1 48-HTQFP (7x7)
3.15 V
3.6 V
-40 °C
85 °C
12 ns
Surface Mount
14
LVDS - Parallel
Current - Unbuffered
Current Source
48-PowerTQFP
-2 LSB, -1.5 LSB
1.5 LSB, 2 LSB
External, Internal
48-HTQFP (7x7)
3.6 V
3.15 V
Texas Instruments
DAC5675AIPHPR
14 Bit Digital to Analog Converter 1 48-HTQFP (7x7)
3.15 V
3.6 V
-40 °C
85 °C
12 ns
Surface Mount
14
LVDS - Parallel
Current - Unbuffered
Current Source
48-PowerTQFP
-1.5 LSB
1.5 LSB
External, Internal
48-HTQFP (7x7)
3.6 V
3.15 V
Texas Instruments
DAC5675MPHPEP
The DAC5675 is a 14-bit resolution high-speed digital-to-analog converter (DAC). The DAC5675 is designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct-digital synthesis (DDS), and waveform reconstruction in test and measurement applications. The DAC5675 has excellent spurious-free dynamic range (SFDR) at high intermediate frequencies, which makes it well-suited for multicarrier transmission in TDMA- and CDMA-based cellular base transceiver stations (BTSs). The DAC5675 operates from a single-supply voltage of 3.3 V. Power dissipation is 660 mW at fCLK= 400 MSPS, fOUT= 70 MHz. The DAC5675 provides a nominal full-scale differential current output of 20 mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The output is referred to the analog supply voltage AVDD. The DAC5675 comprises a low-voltage differential signaling (LVDS) interface for high-speed digital data input. LVDS features a low differential voltage swing with a low constant power consumption across frequency, allowing for high-speed data transmission with low noise levels; that is, with low electromagnetic interference (EMI). LVDS is typically implemented in low-voltage digital CMOS processes, making it the ideal technology for high-speed interfacing between the DAC5675 and high-speed low-voltage CMOS ASICs or FPGAs. The DAC5675 current-source-array architecture supports update rates of up to 400 MSPS. On-chip edge-triggered input latches provide for minimum setup and hold times, thereby relaxing interface timing. The DAC5675 has been specifically designed for a differential transformer-coupled output with a 50-doubly-terminated load. With the 20-mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (-2 dBm) is supported. The last configuration is preferred for optimum performance at high output frequencies and update rates. The outputs are terminated to AVDD and have voltage compliance ranges from AVDD- 1 to AVDD+ 0.3 V. An accurate on-chip 1.2-V temperature-compensated bandgap reference and control amplifier allows the user to adjust this output current from 20 mA down to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied. The DAC5675 features a SLEEP mode, which reduces the standby power to approximately 18 mW. The DAC5675 is available in a 48-pin PowerPAD™ thermally-enhanced thin quad flat pack (HTQFP). This package increases thermal efficiency in a standard size IC package. The device is specified for operation over the military temperature range of -55°C to 125°C. The DAC5675 is a 14-bit resolution high-speed digital-to-analog converter (DAC). The DAC5675 is designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct-digital synthesis (DDS), and waveform reconstruction in test and measurement applications. The DAC5675 has excellent spurious-free dynamic range (SFDR) at high intermediate frequencies, which makes it well-suited for multicarrier transmission in TDMA- and CDMA-based cellular base transceiver stations (BTSs). The DAC5675 operates from a single-supply voltage of 3.3 V. Power dissipation is 660 mW at fCLK= 400 MSPS, fOUT= 70 MHz. The DAC5675 provides a nominal full-scale differential current output of 20 mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The output is referred to the analog supply voltage AVDD. The DAC5675 comprises a low-voltage differential signaling (LVDS) interface for high-speed digital data input. LVDS features a low differential voltage swing with a low constant power consumption across frequency, allowing for high-speed data transmission with low noise levels; that is, with low electromagnetic interference (EMI). LVDS is typically implemented in low-voltage digital CMOS processes, making it the ideal technology for high-speed interfacing between the DAC5675 and high-speed low-voltage CMOS ASICs or FPGAs. The DAC5675 current-source-array architecture supports update rates of up to 400 MSPS. On-chip edge-triggered input latches provide for minimum setup and hold times, thereby relaxing interface timing. The DAC5675 has been specifically designed for a differential transformer-coupled output with a 50-doubly-terminated load. With the 20-mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (-2 dBm) is supported. The last configuration is preferred for optimum performance at high output frequencies and update rates. The outputs are terminated to AVDD and have voltage compliance ranges from AVDD- 1 to AVDD+ 0.3 V. An accurate on-chip 1.2-V temperature-compensated bandgap reference and control amplifier allows the user to adjust this output current from 20 mA down to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied. The DAC5675 features a SLEEP mode, which reduces the standby power to approximately 18 mW. The DAC5675 is available in a 48-pin PowerPAD™ thermally-enhanced thin quad flat pack (HTQFP). This package increases thermal efficiency in a standard size IC package. The device is specified for operation over the military temperature range of -55°C to 125°C.
3.15 V
3.6 V
-55 °C
125 °C
12 ns
Surface Mount
14
LVDS - Parallel
Current - Unbuffered
Current Source
48-PowerTQFP
-1.5 LSB
1.5 LSB
External, Internal
48-HTQFP (7x7)
3.6 V
3.15 V
Texas Instruments
DAC5675AIPHP
The DAC5675A is a 14-bit resolution high-speed digital-to-analog converter. The DAC5675A is designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct-digital synthesis (DDS), and waveform reconstruction in test and measurement applications. The DAC5675A has excellent spurious-free dynamic range (SFDR) at high intermediate frequencies, which makes the DAC5675A well-suited for multicarrier transmission in TDMA- and CDMA-based cellular base transceiver stations (BTSs). The DAC5675A operates from a single-supply voltage of 3.3 V. Power dissipation is 660 mW at fCLK= 400 MSPS, fOUT= 70 MHz. The DAC5675A provides a nominal full-scale differential current output of 20mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The output is referred to the analog supply voltage AVDD. The DAC5675A comprises a low-voltage differential signaling (LVDS) interface for high-speed digital data input. LVDS features a low differential voltage swing with a low constant power consumption across frequency, allowing for high-speed data transmission with low noise levels; that is, with low electromagnetic interference (EMI). LVDS is typically implemented in low-voltage digital CMOS processes, making it the ideal technology for high-speed interfacing between the DAC5675A and high-speed low-voltage CMOS ASICs or FPGAs. The DAC5675A current-sink-array architecture supports update rates of up to 400MSPS. On-chip edge-triggered input latches provide for minimum setup and hold times, thereby relaxing interface timing. The DAC5675A has been specifically designed for a differential transformer-coupled output with a 50 Ω doubly- terminated load. With the 20 mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (–2 dBm) are supported. The last configuration is preferred for optimum performance at high output frequencies and update rates. The outputs are terminated to AVDD and have voltage compliance ranges from AVDD–1 to AVDD+ 0.3 V. An accurate on-chip 1.2-V temperature-compensated bandgap reference and control amplifier allows the user to adjust this output current from 20 mA down to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied. The DAC5675A features a SLEEP mode, which reduces the standby power to approximately 18 mW. The DAC5675A is available in a 48-pin HTQFP thermally-enhanced PowerPad package. This package increases thermal efficiency in a standard size IC package. The device is characterized for operation over the industrial temperature range of –40°C to +85°C. The DAC5675A is a 14-bit resolution high-speed digital-to-analog converter. The DAC5675A is designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct-digital synthesis (DDS), and waveform reconstruction in test and measurement applications. The DAC5675A has excellent spurious-free dynamic range (SFDR) at high intermediate frequencies, which makes the DAC5675A well-suited for multicarrier transmission in TDMA- and CDMA-based cellular base transceiver stations (BTSs). The DAC5675A operates from a single-supply voltage of 3.3 V. Power dissipation is 660 mW at fCLK= 400 MSPS, fOUT= 70 MHz. The DAC5675A provides a nominal full-scale differential current output of 20mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The output is referred to the analog supply voltage AVDD. The DAC5675A comprises a low-voltage differential signaling (LVDS) interface for high-speed digital data input. LVDS features a low differential voltage swing with a low constant power consumption across frequency, allowing for high-speed data transmission with low noise levels; that is, with low electromagnetic interference (EMI). LVDS is typically implemented in low-voltage digital CMOS processes, making it the ideal technology for high-speed interfacing between the DAC5675A and high-speed low-voltage CMOS ASICs or FPGAs. The DAC5675A current-sink-array architecture supports update rates of up to 400MSPS. On-chip edge-triggered input latches provide for minimum setup and hold times, thereby relaxing interface timing. The DAC5675A has been specifically designed for a differential transformer-coupled output with a 50 Ω doubly- terminated load. With the 20 mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (–2 dBm) are supported. The last configuration is preferred for optimum performance at high output frequencies and update rates. The outputs are terminated to AVDD and have voltage compliance ranges from AVDD–1 to AVDD+ 0.3 V. An accurate on-chip 1.2-V temperature-compensated bandgap reference and control amplifier allows the user to adjust this output current from 20 mA down to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied. The DAC5675A features a SLEEP mode, which reduces the standby power to approximately 18 mW. The DAC5675A is available in a 48-pin HTQFP thermally-enhanced PowerPad package. This package increases thermal efficiency in a standard size IC package. The device is characterized for operation over the industrial temperature range of –40°C to +85°C.
3.15 V
3.6 V
-40 °C
85 °C
12 ns
Surface Mount
14
LVDS - Parallel
Current - Unbuffered
Current Source
48-PowerTQFP
-1.5 LSB
1.5 LSB
External, Internal
48-HTQFP (7x7)
3.6 V
3.15 V
Texas Instruments
DAC5675AHFG/EM
The DAC5675A-SP is a radiation-tolerant, 14-bit resolution high-speed digital-to-analog converter (DAC) primarily suited for space satellite applications. The DAC5675A-SP is designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct digital synthesis (DDS), and waveform reconstruction in test and measurement applications. The DAC5675A-SP has excellent SFDR at high intermediate frequencies, which makes it well suited for multicarrier transmission in TDMA and CDMA based cellular base transceiver stations (BTSs). The DAC5675A-SP operates from a single supply voltage of 3.3 V. Power dissipation is 660 mW at ƒCLK= 400 MSPS, ƒOUT= 70 MHz. The DAC5675A-SP provides a nominal full-scale differential current output of 20 mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The output is referred to the analog supply voltage AVDD. The DAC5675A-SP includes a low-voltage differential signaling (LVDS) interface for high-speed digital data input. LVDS features a low differential voltage swing with a low constant power consumption across frequency, allowing for high-speed data transmission with low noise levels (low electromagnetic interference (EMI)). LVDS is typically implemented in low-voltage digital CMOS processes, making it the ideal technology for high-speed interfacing between the DAC5675A-SP and high-speed low-voltage CMOS ASICs or FPGAs. The DAC5675A-SP current-source-array architecture supports update rates of up to 400 MSPS. On-chip edge-triggered input latches provide for minimum setup and hold times, thereby relaxing interface timing. The DAC5675A-SP is specifically designed for a differential transformer-coupled output with a 50-Ω doubly-terminated load. With the 20-mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (–2 dBm) is supported. The last configuration is preferred for optimum performance at high output frequencies and update rates. The outputs are terminated to AVDD and have voltage compliance ranges from AVDD– 1 to AVDD+ 0.3 V. An accurate on-chip 1.2-V temperature-compensated bandgap reference and control amplifier allows the user to adjust this output current from 20 to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied. The DAC5675A-SP features a SLEEP mode, which reduces the standby power to approximately 18 mW. The DAC5675A-SP is available in a 52-pin ceramic nonconductive tie-bar package (HFG). The device is specified for operation over the military temperature range of –55°C to 125°C and W temperature range of –55°C to 115°C. The DAC5675A-SP is a radiation-tolerant, 14-bit resolution high-speed digital-to-analog converter (DAC) primarily suited for space satellite applications. The DAC5675A-SP is designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct digital synthesis (DDS), and waveform reconstruction in test and measurement applications. The DAC5675A-SP has excellent SFDR at high intermediate frequencies, which makes it well suited for multicarrier transmission in TDMA and CDMA based cellular base transceiver stations (BTSs). The DAC5675A-SP operates from a single supply voltage of 3.3 V. Power dissipation is 660 mW at ƒCLK= 400 MSPS, ƒOUT= 70 MHz. The DAC5675A-SP provides a nominal full-scale differential current output of 20 mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The output is referred to the analog supply voltage AVDD. The DAC5675A-SP includes a low-voltage differential signaling (LVDS) interface for high-speed digital data input. LVDS features a low differential voltage swing with a low constant power consumption across frequency, allowing for high-speed data transmission with low noise levels (low electromagnetic interference (EMI)). LVDS is typically implemented in low-voltage digital CMOS processes, making it the ideal technology for high-speed interfacing between the DAC5675A-SP and high-speed low-voltage CMOS ASICs or FPGAs. The DAC5675A-SP current-source-array architecture supports update rates of up to 400 MSPS. On-chip edge-triggered input latches provide for minimum setup and hold times, thereby relaxing interface timing. The DAC5675A-SP is specifically designed for a differential transformer-coupled output with a 50-Ω doubly-terminated load. With the 20-mA full-scale output current, both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (–2 dBm) is supported. The last configuration is preferred for optimum performance at high output frequencies and update rates. The outputs are terminated to AVDD and have voltage compliance ranges from AVDD– 1 to AVDD+ 0.3 V. An accurate on-chip 1.2-V temperature-compensated bandgap reference and control amplifier allows the user to adjust this output current from 20 to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied. The DAC5675A-SP features a SLEEP mode, which reduces the standby power to approximately 18 mW. The DAC5675A-SP is available in a 52-pin ceramic nonconductive tie-bar package (HFG). The device is specified for operation over the military temperature range of –55°C to 125°C and W temperature range of –55°C to 115°C.
3.15 V
3.6 V
-40 °C
85 °C
12 ns
Surface Mount
14
LVDS - Parallel
Current - Unbuffered
Current Source
52-CFlatPack
-1.5 LSB
1.5 LSB
External, Internal
52-CFP
3.6 V
3.15 V
Texas Instruments
DAC5675AEVM
DAC5675A 14 Bit 400M Samples Per Second Digital to Analog Converter (DAC) Evaluation Board
20 ns
14
Parallel
400 M
DAC5675A
Board(s)
Current
1

Description

General part information

DAC5675 Series

DAC5675A 14 Bit 400M Samples Per Second Digital to Analog Converter (DAC) Evaluation Board

Documents

Technical documentation and resources