Zenode.ai Logo
CD54HC4017F3A - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

CD54HC4017F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC DECADE COUNTER/DIVIDER WITH 10 DECODED OUTPUTS

Deep-Dive with AI

Search across all available documentation for this part.

CD54HC4017F3A - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

CD54HC4017F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC DECADE COUNTER/DIVIDER WITH 10 DECODED OUTPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationCD54HC4017F3A
Count Rate35 MHz
DirectionUp
Logic TypeDecade, Counter
Mounting TypeThrough Hole
Number of Bits per Element10
Number of Elements [custom]1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 C
Package / Case16-CDIP (0.300", 7.62mm)
ResetAsynchronous
Supplier Device Package16-CDIP
TimingSynchronous
Trigger TypeNegative, Positive
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

CD54HC4017 Series

High Speed CMOS Logic Decade Counter/Divider with 10 Decoded Outputs

PartTimingSupplier Device PackagePackage / CaseVoltage - Supply [Max]Voltage - Supply [Min]Trigger TypeResetNumber of Elements [custom]Logic TypeMounting TypeCount RateDirectionNumber of Bits per ElementOperating Temperature [Min]Operating Temperature [Max]
Texas Instruments
CD54HC4017F3A
The CD54HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each decoded output normally is low and sequentially goes high on the low-to-high transition of the clock (CP) input. Each output stays high for one clock period of the ten-clock-period cycle. The terminal count (TC) output transitions low to high after output ten (9) goes low, and can be used in conjunction with the clock enable (CE\) input to cascade several stages. CE\ disables counting when in the high state. The master reset (MR) input, when taken high, sets all the decoded outputs, except 0, to low. The CD54HC4017 is characterized for operation over the full military temperature range of -55°C to 125°C. The CD54HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each decoded output normally is low and sequentially goes high on the low-to-high transition of the clock (CP) input. Each output stays high for one clock period of the ten-clock-period cycle. The terminal count (TC) output transitions low to high after output ten (9) goes low, and can be used in conjunction with the clock enable (CE\) input to cascade several stages. CE\ disables counting when in the high state. The master reset (MR) input, when taken high, sets all the decoded outputs, except 0, to low. The CD54HC4017 is characterized for operation over the full military temperature range of -55°C to 125°C.
Synchronous
16-CDIP
16-CDIP (0.300", 7.62mm)
6 V
2 V
Negative, Positive
Asynchronous
1
Counter, Decade
Through Hole
35 MHz
Up
10
-55 C
125 °C

Description

General part information

CD54HC4017 Series

The CD54HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each decoded output normally is low and sequentially goes high on the low-to-high transition of the clock (CP) input. Each output stays high for one clock period of the ten-clock-period cycle. The terminal count (TC) output transitions low to high after output ten (9) goes low, and can be used in conjunction with the clock enable (CE\) input to cascade several stages. CE\ disables counting when in the high state. The master reset (MR) input, when taken high, sets all the decoded outputs, except 0, to low.

The CD54HC4017 is characterized for operation over the full military temperature range of -55°C to 125°C.

The CD54HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each decoded output normally is low and sequentially goes high on the low-to-high transition of the clock (CP) input. Each output stays high for one clock period of the ten-clock-period cycle. The terminal count (TC) output transitions low to high after output ten (9) goes low, and can be used in conjunction with the clock enable (CE\) input to cascade several stages. CE\ disables counting when in the high state. The master reset (MR) input, when taken high, sets all the decoded outputs, except 0, to low.