Zenode.ai Logo
SN74LVC16646ADLRG4 - 56-TSSOP

SN74LVC16646ADLRG4

Active
Texas Instruments

IC TXRX NON-INVERT 3.6V 56SSOP

Deep-Dive with AI

Search across all available documentation for this part.

Documents
SN74LVC16646ADLRG4 - 56-TSSOP

SN74LVC16646ADLRG4

Active
Texas Instruments

IC TXRX NON-INVERT 3.6V 56SSOP

Deep-Dive with AI

Documents

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSN74LVC16646ADLRG474LVC16646 Series
Current - Output High, Low [custom]24 mA24 mA
Current - Output High, Low [custom]24 mA24 mA
Mounting TypeSurface MountSurface Mount
Number of Bits per Element88
Number of Elements [custom]22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Output Type3-State3-State
Package / Case56-BSSOP56-BSSOP, 56-TFSOP
Package / Case-4.4 - 6.1 mm
Package / Case-0.173 - 0.24 "
Package / Case [x]0.295 in0.295 in
Package / Case [x]7.5 mm7.5 mm
Supplier Device Package56-SSOP56-SSOP, 56-TSSOP, 56-TVSOP
Voltage - Supply [Max]3.6 V3.6 V
Voltage - Supply [Min]1.65 V1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74LVC16646 Series

16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

PartNumber of Elements [custom]Number of Bits per ElementOperating Temperature [Max]Operating Temperature [Min]Supplier Device PackageCurrent - Output High, Low [custom]Current - Output High, Low [custom]Mounting TypeVoltage - Supply [Max]Voltage - Supply [Min]Package / Case [x]Package / Case [x]Package / CaseOutput TypePackage / CasePackage / Case
Texas Instruments
SN74LVC16646ADLR
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
2
8
85 °C
-40 °C
56-SSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
0.295 in
7.5 mm
56-BSSOP
3-State
Texas Instruments
SN74LVC16646ADGGR
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
2
8
85 °C
-40 °C
56-TSSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
56-TFSOP
3-State
6.1 mm
0.24 "
Texas Instruments
SN74LVC16646ADGG
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-TSSOP
2
8
85 °C
-40 °C
56-TSSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
56-TFSOP
3-State
6.1 mm
0.24 "
Texas Instruments
SN74LVC16646ADLRG4
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-SSOP
2
8
85 °C
-40 °C
56-SSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
0.295 in
7.5 mm
56-BSSOP
3-State
Texas Instruments
SN74LVC16646ADL
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
2
8
85 °C
-40 °C
56-SSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
0.295 in
7.5 mm
56-BSSOP
3-State
Texas Instruments
SN74LVC16646DL
Transceiver, Non-Inverting 2 Element 8 Bit per Element Output 56-SSOP
2
8
85 °C
-40 °C
56-SSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
0.295 in
7.5 mm
56-BSSOP
Texas Instruments
SN74LVC16646ADGVR
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-TVSOP
2
8
85 °C
-40 °C
56-TVSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
56-TFSOP
3-State
4.4 mm
0.173 in

Description

General part information

74LVC16646 Series

Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-SSOP

Documents

Technical documentation and resources