Zenode.ai Logo

74LVC16646 Series

16-Bit Bus Transceiver And Register With 3-State Outputs

Manufacturer: Texas Instruments

Catalog(6 parts)

PartCurrent - Output High, LowCurrent - Output High, LowPackage / CasePackage / CasePackage / CaseNumber of ElementsOperating TemperatureOperating TemperatureVoltage - SupplyVoltage - SupplySupplier Device PackageMounting TypeNumber of Bits per ElementOutput TypePackage / CasePackage / Case
Texas Instruments
SN74LVC16646ADGGR
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-TSSOP
0.024000000208616257 A
0.024000000208616257 A
56-TFSOP
0.006099999882280827 m
0.006095999851822853 m
2 ul
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
56-TSSOP
Surface Mount
8 ul
3-State
Texas Instruments
SN74LVC16646ADL
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-SSOP
0.024000000208616257 A
0.024000000208616257 A
56-BSSOP
2 ul
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
56-SSOP
Surface Mount
8 ul
3-State
0.007493000011891127 m
0.007499999832361937 m
Texas Instruments
SN74LVC16646DL
Transceiver, Non-Inverting 2 Element 8 Bit per Element Output 56-SSOP
0.024000000208616257 A
0.024000000208616257 A
56-BSSOP
2 ul
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
56-SSOP
Surface Mount
8 ul
0.007493000011891127 m
0.007499999832361937 m
Texas Instruments
SN74LVC16646ADLR
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-SSOP
0.024000000208616257 A
0.024000000208616257 A
56-BSSOP
2 ul
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
56-SSOP
Surface Mount
8 ul
3-State
0.007493000011891127 m
0.007499999832361937 m
Texas Instruments
SN74LVC16646ADGVR
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-TVSOP
0.024000000208616257 A
0.024000000208616257 A
56-TFSOP
0.004399999976158142 m
0.004394200164824724 m
2 ul
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
56-TVSOP
Surface Mount
8 ul
3-State
Texas Instruments
SN74LVC16646ADLRG4
Transceiver, Non-Inverting 2 Element 8 Bit per Element 3-State Output 56-SSOP
0.024000000208616257 A
0.024000000208616257 A
56-BSSOP
2 ul
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
56-SSOP
Surface Mount
8 ul
3-State
0.007493000011891127 m
0.007499999832361937 m

Key Features

Member of the Texas Instruments Widebus™ FamilyOperates From 1.65 V to 3.6 VInputs Accept Voltages to 5.5 VIn Transparent Mode, Max tpdof 5.2 ns at 3.3 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CTypical VOHV(Output VOHUndershoot)>2 V at VCC= 3.3 V, TA= 25°CSupports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)IoffSupports Partial-Power-Down Mode OperationLatch-Up Performance Exceeds 250 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)1000-V Charged-Device Model (C101)Member of the Texas Instruments Widebus™ FamilyOperates From 1.65 V to 3.6 VInputs Accept Voltages to 5.5 VIn Transparent Mode, Max tpdof 5.2 ns at 3.3 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CTypical VOHV(Output VOHUndershoot)>2 V at VCC= 3.3 V, TA= 25°CSupports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)IoffSupports Partial-Power-Down Mode OperationLatch-Up Performance Exceeds 250 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)1000-V Charged-Device Model (C101)

Description

AI
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.