
ADC3244EIRGZT
ActiveDUAL-CHANNEL 14-BIT 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) WITH EXTENDED TEMPERATURE RANGE 48-VQFN -50 TO 105
Deep-Dive with AI
Search across all available documentation for this part.

ADC3244EIRGZT
ActiveDUAL-CHANNEL 14-BIT 125-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) WITH EXTENDED TEMPERATURE RANGE 48-VQFN -50 TO 105
Technical Specifications
Parameters and characteristics for this part
Specification | ADC3244EIRGZT |
---|---|
Architecture | Pipelined |
Configuration | ADC |
Data Interface | LVDS - Serial |
Input Type | Differential |
Mounting Type | Surface Mount |
Number of A/D Converters | 2 |
Number of Bits | 14 |
Number of Inputs | 2 |
Operating Temperature [Max] | 105 ░C |
Operating Temperature [Min] | -50 °C |
Package / Case | 48-VFQFN Exposed Pad |
Ratio - S/H:ADC | 0:1 |
Reference Type | Internal, External |
Sampling Rate (Per Second) | 125 M |
Supplier Device Package | 48-VQFN (7x7) |
Voltage - Supply, Analog [Max] | 1.9 V |
Voltage - Supply, Analog [Min] | 1.7 V |
Voltage - Supply, Digital [Max] | 1.9 V |
Voltage - Supply, Digital [Min] | 1.7 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC3244E Series
Dual-channel 14-bit 125-MSPS analog-to-digital converter (ADC) with extended temperature range
Part | Operating Temperature [Max] | Operating Temperature [Min] | Reference Type | Number of A/D Converters | Sampling Rate (Per Second) | Package / Case | Input Type | Ratio - S/H:ADC | Mounting Type | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] | Number of Bits | Configuration | Architecture | Number of Inputs | Supplier Device Package | Data Interface |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC3244EIRGZTThe ADC3244E is a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS analog-to-digital converter (ADC). The device is designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design, and the SYSREF input enables complete system synchronization.
The ADC3244E supports serial, low-voltage, differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where the data from each ADC are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
The ADC3244E is a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS analog-to-digital converter (ADC). The device is designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design, and the SYSREF input enables complete system synchronization.
The ADC3244E supports serial, low-voltage, differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where the data from each ADC are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. | 105 ░C | -50 °C | External, Internal | 2 | 125 M | 48-VFQFN Exposed Pad | Differential | 0:1 | Surface Mount | 1.7 V | 1.9 V | 1.7 V | 1.9 V | 14 | ADC | Pipelined | 2 | 48-VQFN (7x7) | LVDS - Serial |
Description
General part information
ADC3244E Series
The ADC3244E is a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS analog-to-digital converter (ADC). The device is designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design, and the SYSREF input enables complete system synchronization.
The ADC3244E supports serial, low-voltage, differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where the data from each ADC are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
The ADC3244E is a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS analog-to-digital converter (ADC). The device is designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design, and the SYSREF input enables complete system synchronization.
Documents
Technical documentation and resources