Zenode.ai Logo
CDCU2A877NMKT - https://ti.com/content/dam/ticom/images/products/package/n/nmk0052a.png

CDCU2A877NMKT

Active
Texas Instruments

1.8-V PHASE-LOCK LOOP CLOCK DRIVER WITH HIGH OUTPUT DRIVE FOR DDR2 SDRAM APPLICATIONS 52-NFBGA 0 TO 70

Deep-Dive with AI

Search across all available documentation for this part.

CDCU2A877NMKT - https://ti.com/content/dam/ticom/images/products/package/n/nmk0052a.png

CDCU2A877NMKT

Active
Texas Instruments

1.8-V PHASE-LOCK LOOP CLOCK DRIVER WITH HIGH OUTPUT DRIVE FOR DDR2 SDRAM APPLICATIONS 52-NFBGA 0 TO 70

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCU2A877NMKTCDCU2A877 Series
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Frequency - Max [Max]410 MHz410 MHz
InputClockClock, SSTL-18
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]70 °C70 °C
Operating Temperature [Min]0 °C0 °C
OutputClockClock, SSTL-18
PLLTrueTrue
Ratio - Input:Output [custom]11 - 2
Ratio - Input:Output [custom]1010 - 11
Supplier Device Package52-NFBGA52-NFBGA, 52-BGA MICROSTAR JUNIOR (7x4.5)
Supplier Device Package [x]77
Supplier Device Package [y]4.54.5
Voltage - Supply [Max]1.9 V1.9 V
Voltage - Supply [Min]1.7 V1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigiKeyCut Tape (CT), Digi-Reel®, Tape & Reel (TR) 1$ 9.33
10$ 7.26
25$ 6.75
100$ 6.18
250$ 5.91
500$ 5.74
750$ 5.66
1250$ 5.57
1750$ 5.52
DigikeyCut Tape (CT) 1$ 9.82
10$ 8.87
25$ 8.46
100$ 7.35
Digi-Reel® 1$ 9.82
10$ 8.87
25$ 8.46
100$ 7.35
Tape & Reel (TR) 250$ 5.11
Mouser ElectronicsN/A 1$ 9.33
10$ 7.27
25$ 6.75
100$ 6.18
250$ 5.85
500$ 5.66
1000$ 5.51
Texas InstrumentsSMALL T&R 1$ 7.52
100$ 6.13
250$ 4.82
1000$ 4.09

CDCU2A877 Series

1.8-V phase-lock loop clock driver with high output drive for DDR2 SDRAM applications

PartRatio - Input:Output [custom]Ratio - Input:Output [custom]InputSupplier Device PackageSupplier Device Package [y]Supplier Device Package [x]Operating Temperature [Max]Operating Temperature [Min]PLLVoltage - Supply [Min]Voltage - Supply [Max]Differential - Input:Output [custom]Differential - Input:Output [custom]Mounting TypeOutputNumber of CircuitsFrequency - Max [Max]
Texas Instruments
CDCU2A877NMKT
1
10
Clock
52-NFBGA
4.5
7
70 °C
0 °C
1.7 V
1.9 V
Surface Mount
Clock
1
410 MHz
Texas Instruments
CDCU2A877NMKR
2
11
Clock
52-NFBGA
4.5
7
70 °C
0 °C
1.7 V
1.9 V
Surface Mount
Clock
1
410 MHz
Texas Instruments
CDCU2A877ZQLT
1
10
SSTL-18
52-BGA MICROSTAR JUNIOR (7x4.5)
70 ░C
0 °C
1.7 V
1.9 V
Surface Mount
SSTL-18
1
410 MHz
Texas Instruments
CDCU2A877ZQLR
1
10
SSTL-18
52-BGA MICROSTAR JUNIOR (7x4.5)
70 ░C
0 °C
1.7 V
1.9 V
Surface Mount
SSTL-18
1
410 MHz

Description

General part information

CDCU2A877 Series

The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock input pair (CK,CK) to 10 differential pairs of clock outputs (Yn,Yn) and to one differential pair of feedback clock outputs (FBOUT,FBOUT). The clock outputs are controlled by the input clocks (CK,CK), the feedback clocks (FBIN,FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running. When AVDDis grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK,CK) are logic low, the device enters in a low power mode. An input logic detection circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the PLL obtains phase lock between the feedback clock pair (FBIN,FBIN) and the clock input pair (CK,CK) within the specified stabilization time.

The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from 0°C to 70°C.