Zenode.ai Logo
CDCVF2310PWRG4 - 24-TSSOP

CDCVF2310PWRG4

Active
Texas Instruments

IC CLK BUF 1:10 200MHZ 24TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

CDCVF2310PWRG4 - 24-TSSOP

CDCVF2310PWRG4

Active
Texas Instruments

IC CLK BUF 1:10 200MHZ 24TSSOP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCVF2310PWRG4CDCVF2310 Series
Differential - Input:Output [custom]FalseFalse
Differential - Input:Output [custom]FalseFalse
Frequency - Max [Max]200 MHz200 MHz
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 - 125 °C
Operating Temperature [Min]-40 °C-55 - -40 °C
OutputLVTTLLVTTL
Package / Case24-TSSOP24-TSSOP
Package / Case [y]4.4 mm4.4 mm
Package / Case [y]0.173 "0.173 "
Ratio - Input:Output [custom]11
Ratio - Input:Output [custom]1010
Supplier Device Package24-TSSOP24-TSSOP
TypeFanout Buffer (Distribution)Fanout Buffer (Distribution)
Voltage - Supply [Max]3.6 V3.6 V
Voltage - Supply [Min]2.3 V2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 2.80

CDCVF2310 Series

High performance 1:10 clock buffer for general purpose applications with support up to 105C

PartOperating Temperature [Min]Operating Temperature [Max]Ratio - Input:Output [custom]Ratio - Input:Output [custom]Number of CircuitsSupplier Device PackageMounting TypeTypePackage / Case [y]Package / Case [y]Package / CaseOutputVoltage - Supply [Max]Voltage - Supply [Min]Frequency - Max [Max]Differential - Input:Output [custom]Differential - Input:Output [custom]
Texas Instruments
CDCVF2310PWR
-40 °C
85 °C
1
10
1
24-TSSOP
Surface Mount
Fanout Buffer (Distribution)
4.4 mm
0.173 "
24-TSSOP
LVTTL
3.6 V
2.3 V
200 MHz
Texas Instruments
CDCVF2310PWRG4
-40 °C
85 °C
1
10
1
24-TSSOP
Surface Mount
Fanout Buffer (Distribution)
4.4 mm
0.173 "
24-TSSOP
LVTTL
3.6 V
2.3 V
200 MHz
Texas Instruments
CDCVF2310MPWEP
-55 °C
125 ¯C
1
10
1
24-TSSOP
Surface Mount
Fanout Buffer (Distribution)
4.4 mm
0.173 "
24-TSSOP
LVTTL
3.6 V
2.3 V
200 MHz
Texas Instruments
CDCVF2310MPWREP
-55 °C
125 °C
1
10
1
24-TSSOP
Surface Mount
Fanout Buffer (Distribution)
4.4 mm
0.173 "
24-TSSOP
LVTTL
3.6 V
2.3 V
200 MHz

Description

General part information

CDCVF2310 Series

The CDCVF2310 device is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

The CDCVF2310 is characterized for operation from –40°C to 85°C.

The CDCVF2310 device is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

Documents

Technical documentation and resources

No documents available