Zenode.ai Logo
ADC32J22IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC32J22IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 50-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

ADC32J22IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC32J22IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 50-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC32J22IRGZRADC32J22 Series
Architecture-Pipelined
Configuration-ADC
Data Interface-JESD204B
Features-Simultaneous Sampling
Input Type-Differential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters-2
Number of Bits-12
Number of Inputs-2
Operating Temperature--40 °C
Operating Temperature-85 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Reference Type-Internal, External
Sampling Rate (Per Second)-50 M
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Voltage - Supply, Analog-1.7 V
Voltage - Supply, Analog-1.9 V
Voltage - Supply, Digital-1.7 V
Voltage - Supply, Digital-1.9 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC32J22 Series

Dual-Channel, 12-Bit, 50-MSPS Analog-to-Digital Converter (ADC)

PartSupplier Device PackageData InterfaceNumber of BitsConfigurationFeaturesInput TypeSampling Rate (Per Second)Number of InputsReference TypeVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Voltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Mounting TypeNumber of A/D ConvertersArchitecturePackage / CaseOperating Temperature [Min]Operating Temperature [Max]
Texas Instruments
ADC32J22IRGZT
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
48-VQFN (7x7)
JESD204B
12
ADC
Simultaneous Sampling
Differential
50 M
2
External, Internal
1.7 V
1.9 V
1.7 V
1.9 V
Surface Mount
2
Pipelined
48-VFQFN Exposed Pad
-40 °C
85 °C
Texas Instruments
ADC32J22IRGZR
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
48-VQFN (7x7)
Surface Mount
48-VFQFN Exposed Pad

Description

General part information

ADC32J22 Series

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.