
ADC3422EVM
ActiveEVAL MODULE ADC3422
Deep-Dive with AI
Search across all available documentation for this part.

ADC3422EVM
ActiveEVAL MODULE ADC3422
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC3422EVM | ADC3422 Series |
---|---|---|
Architecture | - | Pipelined |
Configuration | - | ADC |
Contents | Board(s) | Board(s) |
Data Interface | LVDS - Serial | LVDS - Serial |
Features | - | Simultaneous Sampling |
Input Range | 2 Vpp | 2 Vpp |
Input Type | - | Differential |
Mounting Type | - | Surface Mount |
Number of A/D Converters | 4 | 4 |
Number of Bits | 12 | 12 |
Number of Inputs | - | 4 |
Operating Temperature | - | -40 °C |
Operating Temperature | - | 85 °C |
Package / Case | - | 56-VFQFN Exposed Pad |
Power (Typ) @ Conditions | 228 mW | 228 mW |
Reference Type | - | Internal, External |
Sampling Rate (Per Second) | 50 M | 50 M |
Supplier Device Package | - | 56-QFN (8x8) |
Voltage - Supply, Analog | - | 1.7 V |
Voltage - Supply, Analog | - | 1.9 V |
Voltage - Supply, Digital | - | 1.7 V |
Voltage - Supply, Digital | - | 1.9 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC3422 Series
Quad-Channel, 12-Bit, 50-MSPS Analog-to-Digital Converter (ADC)
Part | Number of Bits | Sampling Rate (Per Second) | Data Interface | Number of A/D Converters | Contents | Power (Typ) @ Conditions | Input Range | Reference Type | Supplier Device Package | Architecture | Input Type | Number of Inputs | Mounting Type | Operating Temperature [Min] | Operating Temperature [Max] | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] | Configuration | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Package / Case | Features |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC3422EVMADC3422 - 12 Bit 50M Samples per Second Analog to Digital Converter (ADC) Evaluation Board | 12 | 50 M | LVDS - Serial | 4 | Board(s) | 228 mW | 2 Vpp | |||||||||||||||
Texas Instruments ADC3422IRTQTThe ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. | 12 | 50 M | LVDS - Serial | 4 | External, Internal | 56-QFN (8x8) | Pipelined | Differential | 4 | Surface Mount | -40 °C | 85 °C | 1.7 V | 1.9 V | ADC | 1.7 V | 1.9 V | 56-VFQFN Exposed Pad | Simultaneous Sampling |
Description
General part information
ADC3422 Series
The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
Documents
Technical documentation and resources