Zenode.ai Logo
CDC2509APWR - 24-TSSOP

CDC2509APWR

Active
Texas Instruments

IC PLL CLOCK DRIVER 24TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

Documents
CDC2509APWR - 24-TSSOP

CDC2509APWR

Active
Texas Instruments

IC PLL CLOCK DRIVER 24TSSOP

Deep-Dive with AI

Documents

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDC2509APWRCDC2509 Series
Differential - Input:Output [custom]FalseFalse
Differential - Input:Output [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Frequency - Max-125 MHz
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]70 ░C70 - 85 °C
Operating Temperature [Min]0 °C0 °C
OutputLVTTLLVTTL
Package / Case24-TSSOP24-TSSOP
Package / Case [y]4.4 mm4.4 mm
Package / Case [y]0.173 "0.173 "
PLLYes with BypassYes with Bypass
Ratio - Input:Output [custom]11
Ratio - Input:Output [custom]99
Supplier Device Package24-TSSOP24-TSSOP
TypePLL Clock DriverPLL Clock Driver
Voltage - Supply [Max]3.6 V3.6 V
Voltage - Supply [Min]3 V3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

CDC2509 Series

1-to-9 PLL clock driver for SDRAM applications

PartMounting TypePackage / Case [y]Package / Case [y]Package / CaseDivider/Multiplier [custom]Divider/Multiplier [custom]Number of CircuitsSupplier Device PackageOutputRatio - Input:Output [custom]Ratio - Input:Output [custom]PLLDifferential - Input:Output [custom]Differential - Input:Output [custom]Voltage - Supply [Max]Voltage - Supply [Min]Frequency - Max [Max]Operating Temperature [Min]Operating Temperature [Max]Type
Texas Instruments
CDC2509CPW
Surface Mount
4.4 mm
0.173 "
24-TSSOP
1
24-TSSOP
LVTTL
1
9
Yes with Bypass
3.6 V
3 V
125 MHz
0 °C
85 °C
PLL Clock Driver
Texas Instruments
CDC2509BPW
Surface Mount
4.4 mm
0.173 "
24-TSSOP
1
24-TSSOP
LVTTL
1
9
Yes with Bypass
3.6 V
3 V
125 MHz
0 °C
70 ░C
PLL Clock Driver
Texas Instruments
CDC2509PWR
Surface Mount
4.4 mm
0.173 "
24-TSSOP
1
24-TSSOP
LVTTL
1
9
Yes with Bypass
3.6 V
3 V
125 MHz
0 °C
70 ░C
PLL Clock Driver
Texas Instruments
CDC2509APWR
Surface Mount
4.4 mm
0.173 "
24-TSSOP
1
24-TSSOP
LVTTL
1
9
Yes with Bypass
3.6 V
3 V
0 °C
70 ░C
PLL Clock Driver
Texas Instruments
CDC2509CPWR
Surface Mount
4.4 mm
0.173 "
24-TSSOP
1
24-TSSOP
LVTTL
1
9
Yes with Bypass
3.6 V
3 V
125 MHz
0 °C
85 °C
PLL Clock Driver
Texas Instruments
CDC2509BPWR
Surface Mount
4.4 mm
0.173 "
24-TSSOP
1
24-TSSOP
LVTTL
1
9
Yes with Bypass
3.6 V
3 V
125 MHz
0 °C
70 ░C
PLL Clock Driver

Description

General part information

CDC2509 Series

The CDC2509C is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC2509C operates at 3.3 V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC2509C does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Documents

Technical documentation and resources