Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | SN74LV374ATNS | 74LV374 Series |
---|---|---|
Clock Frequency | 150 MHz | 150 - 205 MHz |
Current - Output High, Low [custom] | 16 mA | 16 mA |
Current - Output High, Low [custom] | 16 mA | 16 mA |
Current - Quiescent (Iq) | 2 µA | 2 - 20 çA |
Function | Standard | Standard |
Grade | - | Automotive |
Input Capacitance | 4 pF | 2.9 - 4 pF |
Max Propagation Delay @ V, Max CL | 10.1 ns | 10.1 ns |
Mounting Type | Surface Mount | Surface Mount |
Number of Bits per Element | 8 | 8 |
Number of Elements [custom] | 1 | 1 |
Operating Temperature [Max] | 125 °C | 85 - 125 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output Type | Tri-State, Non-Inverted | Tri-State, Non-Inverted |
Package / Case | 20-SOIC | 20-TSSOP, 20-SOIC, 20-VFQFN Exposed Pad, 20-SSOP |
Package / Case | 0.209 in, 5.3 mm | 0.173 - 7.5 in |
Package / Case | - | 4.4 mm |
Qualification | - | AEC-Q100 |
Supplier Device Package | 20-SO | 20-TSSOP, 20-SOIC, 20-SO, 20-VQFN (3.5x4.5), 20-SSOP |
Trigger Type | Positive Edge | Positive Edge |
Type | D-Type | D-Type |
Voltage - Supply [Max] | 5.5 V | 5.5 V |
Voltage - Supply [Min] | 4.5 V | 2 - 4.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
74LV374 Series
IC FF D-TYPE SNGL 8BIT 20TSSOP
Part | Supplier Device Package | Mounting Type | Operating Temperature [Max] | Operating Temperature [Min] | Package / Case | Package / Case | Package / Case | Input Capacitance | Qualification | Grade | Voltage - Supply [Min] | Voltage - Supply [Max] | Max Propagation Delay @ V, Max CL | Current - Output High, Low [custom] | Current - Output High, Low [custom] | Output Type | Function | Current - Quiescent (Iq) | Number of Bits per Element | Trigger Type | Clock Frequency | Number of Elements [custom] | Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments SN74LV374ATPWRQ1Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 20-TSSOP | Surface Mount | 105 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 2.9 pF | AEC-Q100 | Automotive | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type |
Texas Instruments SN74LV374ADWThe SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation.
The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation. | 20-SOIC | Surface Mount | 85 °C | -40 °C | 0.295 in, 7.5 mm | 20-SOIC | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374ATNSRThe SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. | 20-SO | Surface Mount | 125 °C | -40 °C | 0.209 in, 5.3 mm | 20-SOIC | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||
20-VQFN (3.5x4.5) | Surface Mount | 125 °C | -40 °C | 20-VFQFN Exposed Pad | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||||
Texas Instruments SN74LV374ATPWTFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 20-TSSOP | Surface Mount | 125 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ATDWRThe SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. | 20-SOIC | Surface Mount | 125 °C | -40 °C | 0.295 in, 7.5 mm | 20-SOIC | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374ATNSFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.209", 5.30mm Width) | 20-SO | Surface Mount | 125 °C | -40 °C | 0.209 in, 5.3 mm | 20-SOIC | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374APWTFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 20-TSSOP | Surface Mount | 85 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ATPWFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 20-TSSOP | Surface Mount | 125 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ATPWREPThe SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation.
This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation.
This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. | 20-TSSOP | Surface Mount | 105 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ATNSG4Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.209", 5.30mm Width) | 20-SO | Surface Mount | 125 °C | -40 °C | 0.209 in, 5.3 mm | 20-SOIC | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374APWThe SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation.
The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation. | 20-TSSOP | Surface Mount | 85 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ADBRThe SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation.
The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation. | 20-SSOP | Surface Mount | 85 °C | -40 °C | 0.209 in, 5.3 mm | 20-SSOP | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 205 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374ATDWFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width) | 20-SOIC | Surface Mount | 125 °C | -40 °C | 0.295 in, 7.5 mm | 20-SOIC | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374ATPWRThe SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. | 20-TSSOP | Surface Mount | 125 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ATPWRG4Q1The SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation.
This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
The SN74LV374A is an octal edge-triggered D-type flip-flop designed for 2-V to 5.5-V VCCoperation.
This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.
OEdoes not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. | 20-TSSOP | Surface Mount | 105 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 2.9 pF | AEC-Q100 | Automotive | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type |
Texas Instruments SN74LV374ATRGYRG4Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-VFQFN Exposed Pad | 20-VQFN (3.5x4.5) | Surface Mount | 125 °C | -40 °C | 20-VFQFN Exposed Pad | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | ||||
Texas Instruments SN74LV374APWRThe SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation.
The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation. | 20-TSSOP | Surface Mount | 85 °C | -40 °C | 0.173 in | 4.4 mm | 20-TSSOP | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | ||
Texas Instruments SN74LV374ADWRThe SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation.
The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation. | 20-SOIC | Surface Mount | 85 °C | -40 °C | 0.295 in, 7.5 mm | 20-SOIC | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | |||
Texas Instruments SN74LV374ATDBRFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SSOP (0.209", 5.30mm Width) | 20-SSOP | Surface Mount | 125 °C | -40 °C | 0.209 in, 5.3 mm | 20-SSOP | 4 pF | 4.5 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 2 µA | 8 | Positive Edge | 150 MHz | 1 | D-Type | |||
20-VQFN (3.5x4.5) | Surface Mount | 85 °C | -40 °C | 20-VFQFN Exposed Pad | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type | |||||
Texas Instruments SN74LV374ANSRThe SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation.
The SN74LV374A devices are octal edge-triggered D-type flip-flops designed for 2 V to 5.5 V V CC operation. | 20-SO | Surface Mount | 85 °C | -40 °C | 0.209 in, 5.3 mm | 20-SOIC | 2.9 pF | 2 V | 5.5 V | 10.1 ns | 16 mA | 16 mA | Tri-State, Non-Inverted | Standard | 20 çA | 8 | Positive Edge | 170 MHz | 1 | D-Type |
Description
General part information
74LV374 Series
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.209", 5.30mm Width)