PI7C9X3G1224GPBHFCE
ActivePCIE3.0 12-PORT/24-LANE PACKET SWITCH
Deep-Dive with AI
Search across all available documentation for this part.
PI7C9X3G1224GPBHFCE
ActivePCIE3.0 12-PORT/24-LANE PACKET SWITCH
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | PI7C9X3G1224GPBHFCE |
|---|---|
| Applications | Packet Switch, 12-Port/24-Lane |
| Interface | PCI Express |
| Mounting Type | Surface Mount |
| Package / Case | 324-BFBGA, FCBGA |
| Supplier Device Package | 324-HFCBGA (19x19) |
| Voltage - Supply [Max] | 0.99 V |
| Voltage - Supply [Min] | 0.95 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tray | 84 | $ 58.34 | |
Description
General part information
PI7C9X3G1224GP Series
The PI7C9X3G1224GP is a PCIe®GEN3 packet switch that supports 24 lanes of GEN3 SERDES in flexible 3-port to 12-port configurations. The architecture of the PCIe packet switch allows the flexible port configuration by allocating variable lane width for each port. A basic cell of the switch architecture is called a tile, which consists of 8 ports and 16 lanes for Tile 0, 4 ports and 8 lanes for Tile 1. The PI7C9X3G1224GP is built with 2 tiles connected by internal signal paths. Each tile can be configured to have different port types such as upstream port and downstream ports to support various port configurations for fan-out application in single switch or dual-switch partition modes. Besides fan-out, there are some designated ports can be programmed as Cross-Domain End-Point (CDEP) ports to allow multiple hosts connected to the switch for fail-over or multiple-host computation and communication applications. Inside the packet switch, multiple DMA channels are embedded to facilitate data communication more efficiently among hosts.
Documents
Technical documentation and resources