
ADC3441EVM
ActiveTexas Instruments
EVAL MODULE ADC3441
Deep-Dive with AI
Search across all available documentation for this part.
DocumentsDatasheet

ADC3441EVM
ActiveTexas Instruments
EVAL MODULE ADC3441
Deep-Dive with AI
DocumentsDatasheet
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ADC3441EVM | ADC3441 Series |
---|---|---|
Architecture | - | Pipelined |
Configuration | - | ADC |
Data Interface | LVDS - Serial | LVDS - Serial |
Features | - | Simultaneous Sampling |
Input Range | 2 Vpp | 2 Vpp |
Input Type | - | Differential |
Mounting Type | - | Surface Mount |
Number of A/D Converters | 4 | 4 |
Number of Bits | 14 | 14 |
Number of Inputs | - | 4 |
Operating Temperature | - | -40 °C |
Operating Temperature | - | 85 °C |
Package / Case | - | 56-VFQFN Exposed Pad |
Power (Typ) @ Conditions | 177 mW | 177 mW |
Reference Type | - | Internal, External |
Sampling Rate (Per Second) | 25 M per second | 25 M per second |
Supplied Contents | Board(s) | Board(s) |
Supplier Device Package | - | 56-QFN (8x8) |
Utilized IC / Part | ADC3441 | ADC3441 |
Voltage - Supply, Analog | - | 1.7 V |
Voltage - Supply, Analog | - | 1.9 V |
Voltage - Supply, Digital | - | 1.7 V |
Voltage - Supply, Digital | - | 1.9 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
ADC3441 Series
EVAL MODULE ADC3441
Part | Number of Bits | Utilized IC / Part | Input Range | Number of A/D Converters | Sampling Rate (Per Second) | Data Interface | Supplied Contents | Power (Typ) @ Conditions | Mounting Type | Features | Number of Inputs | Configuration | Package / Case | Voltage - Supply, Digital [Min] | Voltage - Supply, Digital [Max] | Architecture | Operating Temperature [Min] | Operating Temperature [Max] | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Input Type | Reference Type | Supplier Device Package |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC3441EVMADC3441 - 14 Bit 25M Samples per Second Analog to Digital Converter (ADC) Evaluation Board | 14 | ADC3441 | 2 Vpp | 4 | 25 M per second | LVDS - Serial | Board(s) | 177 mW | |||||||||||||||
Texas Instruments ADC3441IRTQTThe ADC344x devices are a high-linearity, ultra-low power, quad-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization.
The ADC344x family supports serial low-voltage differential signaling (LVDS) to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are transmitted as LVDS outputs.
The ADC344x devices are a high-linearity, ultra-low power, quad-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization.
The ADC344x family supports serial low-voltage differential signaling (LVDS) to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are transmitted as LVDS outputs. | 14 | 4 | 25 M per second | LVDS - Serial | Surface Mount | Simultaneous Sampling | 4 | ADC | 56-VFQFN Exposed Pad | 1.7 V | 1.9 V | Pipelined | -40 °C | 85 °C | 1.7 V | 1.9 V | Differential | External, Internal | 56-QFN (8x8) |
Description
General part information
ADC3441 Series
ADC3441 - 14 Bit 25M Samples per Second Analog to Digital Converter (ADC) Evaluation Board
Documents
Technical documentation and resources