Zenode.ai Logo
CD54HC297F3A - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

CD54HC297F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC DIGITAL PHASE-LOCKED-LOOP

Deep-Dive with AI

Search across all available documentation for this part.

CD54HC297F3A - https://ti.com/content/dam/ticom/images/products/package/j/j0016a.png

CD54HC297F3A

Active
Texas Instruments

HIGH SPEED CMOS LOGIC DIGITAL PHASE-LOCKED-LOOP

Technical Specifications

Parameters and characteristics for this part

SpecificationCD54HC297F3A
Logic TypeDigital Phase-Locked-Loop Filters
Mounting TypeThrough Hole
Number of Bits4
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case16-CDIP (0.300", 7.62mm)
Supplier Device Package16-CDIP
Supply Voltage [Max]6 V
Supply Voltage [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

CD54HC297 Series

High Speed CMOS Logic Digital Phase-Locked-Loop

PartSupply Voltage [Min]Supply Voltage [Max]Package / CaseLogic TypeMounting TypeOperating Temperature [Min]Operating Temperature [Max]Supplier Device PackageNumber of Bits
Texas Instruments
CD54HC297F3A
The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL). These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops. Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range. Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops. The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop. The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCCand temperature variations but depends solely on accuracies of the K-clock and loop propagation delays. The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL). These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops. Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range. Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops. The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop. The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCCand temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.
2 V
6 V
16-CDIP (0.300", 7.62mm)
Digital Phase-Locked-Loop Filters
Through Hole
-55 °C
125 °C
16-CDIP
4

Description

General part information

CD54HC297 Series

The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).

These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.

Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.