Zenode.ai Logo
ADC32J25IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC32J25IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Deep-Dive with AI

Search across all available documentation for this part.

ADC32J25IRGZR - 48-VQFN-Exposed-Pad-RGZ

ADC32J25IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC32J25IRGZRADC32J25 Series
Architecture-Pipelined
Configuration-ADC
Data Interface-JESD204B
Features-Simultaneous Sampling
Input Type-Differential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters-2
Number of Bits-12
Number of Inputs-2
Operating Temperature--40 °C
Operating Temperature-85 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Reference Type-Internal, External
Sampling Rate (Per Second)-160M
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Voltage - Supply, Analog-1.7 V
Voltage - Supply, Analog-1.9 V
Voltage - Supply, Digital-1.7 V
Voltage - Supply, Digital-1.9 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC32J25 Series

Dual-Channel, 12-Bit, 160-MSPS Analog-to-Digital Converter (ADC)

PartMounting TypePackage / CaseVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]ConfigurationSupplier Device PackageFeaturesSampling Rate (Per Second)Voltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Number of A/D ConvertersOperating Temperature [Min]Operating Temperature [Max]Number of BitsArchitectureReference TypeNumber of InputsInput TypeData Interface
Texas Instruments
ADC32J25IRGZT
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
Surface Mount
48-VFQFN Exposed Pad
1.7 V
1.9 V
ADC
48-VQFN (7x7)
Simultaneous Sampling
160M
1.7 V
1.9 V
2
-40 °C
85 °C
12
Pipelined
External, Internal
2
Differential
JESD204B
Texas Instruments
ADC32J25IRGZR
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps. The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
Surface Mount
48-VFQFN Exposed Pad
48-VQFN (7x7)

Description

General part information

ADC32J25 Series

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.