Zenode.ai Logo
CD74HC192NSRG4 - 16-SO

CD74HC192NSRG4

Active
Texas Instruments

IC DECADE COUNTER 4-BIT 16SO

Deep-Dive with AI

Search across all available documentation for this part.

Documents
CD74HC192NSRG4 - 16-SO

CD74HC192NSRG4

Active
Texas Instruments

IC DECADE COUNTER 4-BIT 16SO

Deep-Dive with AI

Documents

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCD74HC192NSRG474HC192 Series
Count Rate24 MHz24 MHz
DirectionDown, UpDown, Up
Logic TypeDecade, CounterDecade, Counter
Mounting TypeSurface MountSurface Mount, Through Hole
Number of Bits per Element44
Number of Elements [custom]11
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 °C-55 °C
Package / Case16-SOIC (0.209", 5.30mm Width)16-SOIC (0.209", 5.30mm Width), 16-TSSOP, 16-DIP
Package / Case-0.173 "
Package / Case-4.4 mm
Package / Case-0.3 - 7.62 in
ResetAsynchronousAsynchronous
Supplier Device Package16-SO16-SO, 16-TSSOP, 16-PDIP
TimingSynchronousSynchronous
Trigger TypePositive EdgePositive Edge
Voltage - Supply [Max]6 V6 V
Voltage - Supply [Min]2 V2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74HC192 Series

IC DECADE COUNTER 4-BIT 16SO

PartTimingSupplier Device PackageResetLogic TypePackage / CaseOperating Temperature [Min]Operating Temperature [Max]DirectionNumber of Bits per ElementVoltage - Supply [Max]Voltage - Supply [Min]Mounting TypeNumber of Elements [custom]Count RateTrigger TypePackage / Case [x]Package / Case [x]Package / Case
Texas Instruments
CD74HC192NSRG4
Counter IC Counter, Decade 1 Element 4 Bit Positive Edge 16-SO
Synchronous
16-SO
Asynchronous
Counter, Decade
16-SOIC (0.209", 5.30mm Width)
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge
Texas Instruments
CD74HC192PWRG4
Counter IC Counter, Decade 1 Element 4 Bit Positive Edge 16-TSSOP
Synchronous
16-TSSOP
Asynchronous
Counter, Decade
16-TSSOP
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge
0.173 "
4.4 mm
Texas Instruments
CD74HC192PW
Counter IC Counter, Decade 1 Element 4 Bit Positive Edge 16-TSSOP
Synchronous
16-TSSOP
Asynchronous
Counter, Decade
16-TSSOP
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge
0.173 "
4.4 mm
Texas Instruments
CD74HC192PWT
The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram. The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram.
Synchronous
16-TSSOP
Asynchronous
Counter, Decade
16-TSSOP
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge
0.173 "
4.4 mm
Texas Instruments
CD74HC192PWE4
Counter IC Counter, Decade 1 Element 4 Bit Positive Edge 16-TSSOP
Synchronous
16-TSSOP
Asynchronous
Counter, Decade
16-TSSOP
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge
0.173 "
4.4 mm
Texas Instruments
CD74HC192PWR
The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram. The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram.
Synchronous
16-TSSOP
Asynchronous
Counter, Decade
16-TSSOP
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge
0.173 "
4.4 mm
Texas Instruments
CD74HC192E
The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram. The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram.
Synchronous
16-PDIP
Asynchronous
Counter, Decade
16-DIP
-55 °C
125 °C
Down, Up
4
6 V
2 V
Through Hole
1
24 MHz
Positive Edge
0.3 in, 7.62 mm
Texas Instruments
CD74HC192NSR
The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram. The ’HC192, ’HC193 and ’HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL)\. The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and CLock-Down inputs, respectively, of the next most significant counter. If a decade counter is present to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram.
Synchronous
16-SO
Asynchronous
Counter, Decade
16-SOIC (0.209", 5.30mm Width)
-55 °C
125 °C
Down, Up
4
6 V
2 V
Surface Mount
1
24 MHz
Positive Edge

Description

General part information

74HC192 Series

Counter IC Counter, Decade 1 Element 4 Bit Positive Edge 16-SO

Documents

Technical documentation and resources